SN74CBTD3384C
- Undershoot Protection for Off-Isolation on A and B Ports Up To –2 V
- Integrated Diode to VCC Provides 5-V Input Down To 3.3-V Output Level Shift
- Bidirectional Data Flow, With Near-Zero Propagation Delay
- Low ON-State Resistance (ron) Characteristics (ron = 3
Typical)
- Low Input/Output Capacitance Minimizes Loading and Signal Distortion (Cio(OFF) = 5 pF Typical)
- Data and Control Inputs Provide Undershoot Clamp Diodes
- VCC Operating Range From 4.5 V to 5.5 V
- Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V)
- Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs
- Ioff Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
- 2000-V Human-Body Model (A114-B, Class II)
- 1000-V Charged-Device Model (C101)
- Supports Both Digital and Analog Applications: Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating
The SN74CBTD3384C is a high-speed TTL-compatible FET bus switch with low ON-state resistance, allowing for minimal propagation delay. This device features an integrated diode to VCC to provide level shifting for 5-V input down to 3.3-V output levels. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBTD3384C provides protection for undershoot down to 2 V by sensing an undershoot event and ensuring that the switch remains in the proper state.
The SN74CBTD3384C is organized as two 5-bit bus switches with separate output-enable (OE)\ inputs. It can be used as two 5-bit bus switches or as one 10-bit bus switch. When OE\ is low, the associated 5-bit bus switch is ON, and port A is connected to port B. When OE\ is high, the associated 5-bit bus switch is OFF, and a high-impedance state exists between the A and B ports.
This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
您可能感興趣的相似產(chǎn)品
功能與比較器件相同,且具有相同引腳
技術(shù)文檔
設(shè)計(jì)和開(kāi)發(fā)
如需其他信息或資源,請(qǐng)點(diǎn)擊以下任一標(biāo)題進(jìn)入詳情頁(yè)面查看(如有)。
LEADED-ADAPTER1 — 表面貼裝轉(zhuǎn) DIP 接頭適配器,用于快速測(cè)試 TI 的 5、8、10、16 和 24 引腳引線式封裝。
EVM-LEADED1 電路板可用于對(duì) TI 的常見(jiàn)引線式封裝進(jìn)行快速測(cè)試和電路板試驗(yàn)。? 該電路板具有足夠的空間,可將 TI 的 D、DBQ、DCT、DCU、DDF、DGS、DGV 和 PW 表面貼裝封裝轉(zhuǎn)換為 100mil DIP 接頭。?????
封裝 | 引腳 | CAD 符號(hào)、封裝和 3D 模型 |
---|---|---|
SOIC (DW) | 24 | Ultra Librarian |
SSOP (DB) | 24 | Ultra Librarian |
SSOP (DBQ) | 24 | Ultra Librarian |
TSSOP (PW) | 24 | Ultra Librarian |
TVSOP (DGV) | 24 | Ultra Librarian |
訂購(gòu)和質(zhì)量
- RoHS
- REACH
- 器件標(biāo)識(shí)
- 引腳鍍層/焊球材料
- MSL 等級(jí)/回流焊峰值溫度
- MTBF/時(shí)基故障估算
- 材料成分
- 鑒定摘要
- 持續(xù)可靠性監(jiān)測(cè)
- 制造廠地點(diǎn)
- 封裝廠地點(diǎn)