產(chǎn)品詳情

DSP type 1 C64x DSP (max) (MHz) 400 CPU 32-/64-bit Rating Catalog Operating temperature range (°C) to
DSP type 1 C64x DSP (max) (MHz) 400 CPU 32-/64-bit Rating Catalog Operating temperature range (°C) to
OMFCBGA (GTS) 288 529 mm2 23 x 23 OMFCBGA (ZTS) 288 529 mm2 23 x 23
  • High-Performance Fixed-Point Digital Signal Processor (TMS320C6413/C6410)
    • TMS320C6413
      • 2-ns Instruction Cycle Time
      • 500-MHz Clock Rate
      • 4000 MIPS
    • TMS320C6410
      • 2.5-ns Instruction Cycle Time
      • 400-MHz Clock Rate
      • 3200 MIPS
    • Eight 32-Bit Instructions/Cycle
    • Fully Software-Compatible With C64x?
    • Extended Temperature Devices Available
  • VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x? DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2? Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
  • Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2? Increased Orthogonality
  • VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x? DSP Core
  • L1/L2 Memory Architecture
    • 128K-Bit (16K-Byte) L1P Program Cache (Direct Mapped)
    • 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
    • 2M-Bit (256K-Byte) L2 Unified Mapped RAM/Cache [C6413] (Flexible RAM/Cache Allocation)
    • 1M-Bit (128K-Byte) L2 Unified Mapped RAM/Cache [C6410] (Flexible RAM/Cache Allocation)
  • Endianess: Little Endian, Big Endian
  • 32-Bit External Memory Interface (EMIF)
    • Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
    • 512M-Byte Total Addressable External Memory Space
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • Host-Port Interface (HPI) [32-/16-Bit]
  • Two Multichannel Audio Serial Ports (McASPs) - with Six Serial Data Pins each
  • Two Inter-Integrated Circuit (I2C) Buses
    • Additional GPIO Capability
  • Two Multichannel Buffered Serial Ports
  • Three 32-Bit General-Purpose Timers
  • Sixteen General-Purpose I/O (GPIO) Pins
  • Flexible PLL Clock Generator
  • On-Chip Fundamental Oscillator
  • IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
  • 288-Pin Ball Grid Array (BGA) Package (GTS and ZTS Suffixes), 1.0-mm Ball Pitch
  • 0.13-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V I/Os, 1.2-V Internal

VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments.
All trademarks are the property of their respective owners.
IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.
TMS320C6000, and C6000 are trademarks of Texas Instruments.

  • High-Performance Fixed-Point Digital Signal Processor (TMS320C6413/C6410)
    • TMS320C6413
      • 2-ns Instruction Cycle Time
      • 500-MHz Clock Rate
      • 4000 MIPS
    • TMS320C6410
      • 2.5-ns Instruction Cycle Time
      • 400-MHz Clock Rate
      • 3200 MIPS
    • Eight 32-Bit Instructions/Cycle
    • Fully Software-Compatible With C64x?
    • Extended Temperature Devices Available
  • VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x? DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2? Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
  • Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2? Increased Orthogonality
  • VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x? DSP Core
  • L1/L2 Memory Architecture
    • 128K-Bit (16K-Byte) L1P Program Cache (Direct Mapped)
    • 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
    • 2M-Bit (256K-Byte) L2 Unified Mapped RAM/Cache [C6413] (Flexible RAM/Cache Allocation)
    • 1M-Bit (128K-Byte) L2 Unified Mapped RAM/Cache [C6410] (Flexible RAM/Cache Allocation)
  • Endianess: Little Endian, Big Endian
  • 32-Bit External Memory Interface (EMIF)
    • Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
    • 512M-Byte Total Addressable External Memory Space
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • Host-Port Interface (HPI) [32-/16-Bit]
  • Two Multichannel Audio Serial Ports (McASPs) - with Six Serial Data Pins each
  • Two Inter-Integrated Circuit (I2C) Buses
    • Additional GPIO Capability
  • Two Multichannel Buffered Serial Ports
  • Three 32-Bit General-Purpose Timers
  • Sixteen General-Purpose I/O (GPIO) Pins
  • Flexible PLL Clock Generator
  • On-Chip Fundamental Oscillator
  • IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
  • 288-Pin Ball Grid Array (BGA) Package (GTS and ZTS Suffixes), 1.0-mm Ball Pitch
  • 0.13-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V I/Os, 1.2-V Internal

VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments.
All trademarks are the property of their respective owners.
IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.
TMS320C6000, and C6000 are trademarks of Texas Instruments.

The TMS320C64x™ DSPs (including the TMS320C6413, TMS320C6410 devices) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The TMS320C6413 and TMS320C6410 (C6413 and C6410) devices are based on the second-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture (VelociTI.2™) developed by Texas Instruments (TI)™ The high-performance, lower-cost C6413/C6410 DSPs enable customers to reduce system costs for telecom, medical, industrial, office, and photo lab equipment. The C64x™ is a code-compatible member of the C6000™ DSP platform.

With performance of up to 4000 million instructions per second (MIPS) at a clock rate of 500 MHz, the C6413 device offers cost-effective solutions to high-performance DSP programming challenges.

With performance of up to 3200 million instructions per second (MIPS) at a clock rate of 400 MHz, the C6410 device offers cost-effective solutions to high-performance DSP programming challenges. The C6410 device also provides excellent value for packet telephony and for other cost-sensitive applications demanding high performance. The C6410 device also provides excellent value for packet telephony and to other cost-sensitive applications demanding high performance

The C6413/C6410 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x™ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs)— with VelociTI.2™ extensions. The VelociTI.2™ extensions in the eight functional units include new instructions to accelerate the performance in video and imaging applications and extend the parallelism of the VelociTI™ architecture. The C6413 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2000 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4000 MMACS. The C6410 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 1600 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 3200 MMACS. The C6413/C6410 DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000™ DSP platform devices.

The C6413/C6410 uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 2-Mbit memory space that is shared between program and data space [for C6413 device] and the Level 2 memory/cache (L2) consists of an 1-Mbit memory space that is shared between program and data space [for C6410 device]. L2 memory can be configured as mapped memory, cache, or combinations of the two. The peripheral set includes: two multichannel buffered audio serial ports (McASPs); two inter-integrated circuit bus modules (I2Cs) ; two multichannel buffered serial ports (McBSPs); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a 16-pin general-purpose input/output port (GP0) with programmable interrupt/event generation modes; and a 32-bit glueless external memory interface (EMIFA), which is capable of interfacing to synchronous and asynchronous memories and peripherals.

The McASP port supports one transmit and one receive clock zone, with eight serial data pins which can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The C6413/C6410 has sufficient bandwidth to support all 8 serial data pins transmitting a 192-kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I2S) format.

In addition, the McASP transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields.

McASP also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.

The I2C ports on the TMS320C6413/C6410 allows the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.

TheC6413/C6410 has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

The TMS320C64x™ DSPs (including the TMS320C6413, TMS320C6410 devices) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The TMS320C6413 and TMS320C6410 (C6413 and C6410) devices are based on the second-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture (VelociTI.2™) developed by Texas Instruments (TI)™ The high-performance, lower-cost C6413/C6410 DSPs enable customers to reduce system costs for telecom, medical, industrial, office, and photo lab equipment. The C64x™ is a code-compatible member of the C6000™ DSP platform.

With performance of up to 4000 million instructions per second (MIPS) at a clock rate of 500 MHz, the C6413 device offers cost-effective solutions to high-performance DSP programming challenges.

With performance of up to 3200 million instructions per second (MIPS) at a clock rate of 400 MHz, the C6410 device offers cost-effective solutions to high-performance DSP programming challenges. The C6410 device also provides excellent value for packet telephony and for other cost-sensitive applications demanding high performance. The C6410 device also provides excellent value for packet telephony and to other cost-sensitive applications demanding high performance

The C6413/C6410 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x™ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs)— with VelociTI.2™ extensions. The VelociTI.2™ extensions in the eight functional units include new instructions to accelerate the performance in video and imaging applications and extend the parallelism of the VelociTI™ architecture. The C6413 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2000 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4000 MMACS. The C6410 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 1600 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 3200 MMACS. The C6413/C6410 DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000™ DSP platform devices.

The C6413/C6410 uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 2-Mbit memory space that is shared between program and data space [for C6413 device] and the Level 2 memory/cache (L2) consists of an 1-Mbit memory space that is shared between program and data space [for C6410 device]. L2 memory can be configured as mapped memory, cache, or combinations of the two. The peripheral set includes: two multichannel buffered audio serial ports (McASPs); two inter-integrated circuit bus modules (I2Cs) ; two multichannel buffered serial ports (McBSPs); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a 16-pin general-purpose input/output port (GP0) with programmable interrupt/event generation modes; and a 32-bit glueless external memory interface (EMIFA), which is capable of interfacing to synchronous and asynchronous memories and peripherals.

The McASP port supports one transmit and one receive clock zone, with eight serial data pins which can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The C6413/C6410 has sufficient bandwidth to support all 8 serial data pins transmitting a 192-kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I2S) format.

In addition, the McASP transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields.

McASP also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.

The I2C ports on the TMS320C6413/C6410 allows the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.

TheC6413/C6410 has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

下載 觀看帶字幕的視頻 視頻
TI 不提供設計支持

TI 不會為該產(chǎn)品的新工程(例如新內(nèi)容或軟件更新)提供持續(xù)的設計支持。如可用,您將在產(chǎn)品文件夾中找到相關的配套資料、軟件和工具。您也可以在 TI E2ETM 支持論壇中搜索已歸檔的信息。

技術文檔

star =有關此產(chǎn)品的 TI 精選熱門文檔
未找到結果。請清除搜索并重試。
查看全部 67
類型 標題 下載最新的英語版本 日期
* 數(shù)據(jù)表 TMS320C6413, TMS320C6410 Fixed-Point Digital Signal Processors 數(shù)據(jù)表 (Rev. F) 2006年 1月 16日
* 勘誤表 TMS320C6413, TMS320C6410 DSPs Silicon Errata (Rev. C) 2004年 11月 24日
應用手冊 如何將 CCS 3.x 工程遷移至最新的 Code Composer Studio? (CCS) (Rev. A) 英語版 (Rev.A) PDF | HTML 2021年 5月 19日
用戶指南 TMS320 DSP/BIOS v5.42 User's Guide (Rev. I) 2012年 10月 9日
用戶指南 TMS320C6000 Assembly Language Tools v 7.4 User's Guide (Rev. W) 2012年 8月 21日
用戶指南 TMS320C6000 Optimizing Compiler v 7.4 User's Guide (Rev. U) 2012年 8月 21日
用戶指南 Emulation and Trace Headers Technical Reference Manual (Rev. I) 2012年 8月 9日
應用手冊 Introduction to TMS320C6000 DSP Optimization 2011年 10月 6日
用戶指南 TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (Rev. J) 2010年 7月 30日
用戶指南 TMS320C6000 Assembly Language Tools v 7.0 User's Guide (Rev. S) 2010年 3月 18日
用戶指南 TMS320C6000 Optimizing Compiler v 7.0 User's Guide (Rev. Q) 2010年 3月 18日
用戶指南 TMS320C6000 DSP Peripherals Overview Reference Guide (Rev. Q) 2009年 7月 2日
應用手冊 常用對象文件格式 (COFF) 2009年 4月 15日
用戶指南 TMS320C6000 DSP Multi-channel Audio Serial Port (McASP) Reference Guide (Rev. J) 2008年 11月 20日
用戶指南 TMS320C6000 Assembly Language Tools v 6.1 User's Guide (Rev. Q) 2008年 5月 15日
用戶指南 TMS320C6000 Optimizing Compiler v 6.1 User's Guide (Rev. O) 2008年 5月 15日
應用手冊 TMS320C6000 EMIF-to-External SDRAM Interface (Rev. E) 2007年 9月 4日
應用手冊 Thermal Considerations for the DM64xx, DM64x, and C6000 Devices 2007年 5月 20日
用戶指南 TMS320C6000 DSP External Memory Interface (EMIF) Reference Guide (Rev. E) 2007年 4月 11日
產(chǎn)品概述 TMS320C6000 DSP TCP/IP Stack Software (Rev. C) 2007年 4月 4日
用戶指南 TMS320C6000 DSP Inter-Integrated Circuit (I2C) Module Reference Guide (Rev. D) 2007年 3月 26日
用戶指南 TMS320C6000 DSP Multichannel Buffered Serial Port (McBSP) Reference Guide (Rev. G) 2006年 12月 14日
用戶指南 TMS320C6000 DSP Enhanced Direct Memory Access (EDMA) Controller Reference Guide (Rev. C) 2006年 11月 15日
用戶指南 TMS320C64x DSP Two-Level Internal Memory Reference Guide (Rev. C) 2006年 2月 28日
用戶指南 TMS320C6000 DSP Host-Post Interface (HPI) Reference Guide (Rev. C) 2006年 1月 1日
用戶指南 TMS320C6000 DSP 外設概述參考指南 (Rev. H) 最新英語版本 (Rev.Q) 2005年 11月 7日
應用手冊 TMS320C6410 Hardware Designer's Resource Guide (Rev. B) 2005年 10月 24日
應用手冊 Migrating from TMS320C64x to TMS320C64x+ (Rev. A) 2005年 10月 20日
用戶指南 TMS320C6000 DSP Power-Down Logic and Modes Reference Guide (Rev. C) 2005年 3月 1日
用戶指南 TMS320C6000 DSP 32-bit Timer Reference Guide (Rev. B) 2005年 1月 25日
應用手冊 TMS320C6410/13 Power Consumption Summary 2004年 9月 20日
應用手冊 Use and Handling of Semiconductor Packages With ENIG Pad Finishes 2004年 8月 31日
用戶指南 TMS320C6000 Chip Support Library API Reference Guide (Rev. J) 2004年 8月 13日
用戶指南 TMS320C6410/13/18 DSP Inter-Integrated Circuit (I2C) Module Addendum to SPRU175 (Rev. A) 2004年 8月 13日
應用手冊 TMS320C64x Reference Design 2004年 5月 12日
應用手冊 TMS320C6000 Tools: Vector Table and Boot ROM Creation (Rev. D) 2004年 4月 26日
應用手冊 TMS320C6000 Board Design: Considerations for Debug (Rev. C) 2004年 4月 21日
用戶指南 TMS320C6000 DSP General-Purpose Input/Output (GPIO) Reference Guide (Rev. A) 2004年 3月 25日
應用手冊 TMS320C6000 McBSP Initialization (Rev. C) 2004年 3月 8日
應用手冊 TMS320C6000 EDMA IO Scheduling and Performance 2004年 3月 5日
應用手冊 TMS320C64x DSP Host Port Interface (HPI) Performance 2003年 10月 24日
應用手冊 TMS320C6000 EMIF to TMS320C6000 Host Port Interface (Rev. B) 2003年 9月 12日
用戶指南 TMS320C6000 DSP Designing for JTAG Emulation Reference Guide 2003年 7月 31日
用戶指南 TMS320C6000 DSP Cache User's Guide (Rev. A) 2003年 5月 5日
應用手冊 Using IBIS Models for Timing Analysis (Rev. A) 2003年 4月 15日
應用手冊 TMS320C6000 McBSP Interface to an ST-BUS Device (Rev. B) 2002年 6月 4日
應用手冊 TMS320C6000 Board Design for JTAG (Rev. C) 2002年 4月 2日
應用手冊 TMS320C6000 EMIF to External Flash Memory (Rev. A) 2002年 2月 13日
應用手冊 Cache Usage in High-Performance DSP Applications with the TMS320C64x 2001年 12月 13日
應用手冊 Using a TMS320C6000 McBSP for Data Packing (Rev. A) 2001年 10月 31日
應用手冊 TMS320C6000 Enhanced DMA: Example Applications (Rev. A) 2001年 10月 24日
應用手冊 TMS320C6000 Host Port to MC68360 Interface (Rev. A) 2001年 9月 30日
應用手冊 TMS320C6000 EMIF to External Asynchronous SRAM Interface (Rev. A) 2001年 8月 31日
應用手冊 TMS320C6000 Host Port to the i80960 Microprocessors Interface (Rev. A) 2001年 8月 31日
應用手冊 Using the TMS320C6000 McBSP as a High Speed Communication Port (Rev. A) 2001年 8月 31日
應用手冊 TMS320C6000 McBSP to Voice Band Audio Processor (VBAP) Interface (Rev. A) 2001年 7月 23日
應用手冊 TMS320C6000 McBSP: AC'97 Codec Interface (TLV320AIC27) (Rev. A) 2001年 7月 10日
應用手冊 TMS320C6000 McBSP: Interface to SPI ROM (Rev. C) 2001年 6月 30日
應用手冊 TMS320C6000 Host Port to MPC860 Interface (Rev. A) 2001年 6月 21日
應用手冊 TMS320C6000 McBSP: IOM-2 Interface (Rev. A) 2001年 5月 21日
應用手冊 Circular Buffering on TMS320C6000 (Rev. A) 2000年 9月 12日
應用手冊 TMS320C6000 McBSP as a TDM Highway (Rev. A) 2000年 9月 11日
應用手冊 TMS320C6000 Multichannel Communications System Interface 2000年 2月 3日
應用手冊 TMS320C6000 u-Law and a-Law Companding with Software or the McBSP 2000年 2月 2日
應用手冊 General Guide to Implement Logarithmic and Exponential Operations on Fixed-Point 2000年 1月 31日
應用手冊 TMS320C6000 C Compiler: C Implementation of Intrinsics 1999年 12月 7日
應用手冊 TMS320C6000 HPI Boot Operation 1999年 1月 6日

設計和開發(fā)

如需其他信息或資源,請點擊以下任一標題進入詳情頁面查看(如有)。

調試探針

TMDSEMU560V2STM-U — XDS560? 軟件 v2 系統(tǒng)跟蹤 USB 調試探針

XDS560v2 是 XDS560™ 系列調試探針中性能非常出色的產(chǎn)品,同時支持傳統(tǒng) JTAG 標準 (IEEE1149.1) 和 cJTAG (IEEE1149.7)。請注意,它不支持串行線調試 (SWD)。

所有 XDS 調試探針在所有具有嵌入式跟蹤緩沖器 (ETB) 的 ARM 和 DSP 處理器中均支持內(nèi)核和系統(tǒng)跟蹤。對于引腳上的跟蹤,需要 XDS560v2 PRO TRACE。

XDS560v2 通過 MIPI HSPT 60 引腳連接器(帶有多個用于 TI 14 引腳、TI 20 引腳和 ARM 20 引腳的適配器)連接到目標板,并通過 USB2.0 高速 (480Mbps) (...)

TI.com 上無現(xiàn)貨
調試探針

TMDSEMU560V2STM-UE — Spectrum Digital XDS560v2 系統(tǒng)跟蹤 USB 和以太網(wǎng)

XDS560v2 System Trace 是 XDS560v2 系列高性能 TI 處理器調試探針(仿真器)的第一種型號。XDS560v2 是 XDS 系列調試探針中性能最高的一款,同時支持傳統(tǒng) JTAG 標準 (IEEE1149.1) 和 cJTAG (IEEE1149.7)。

XDS560v2 System Trace 在其巨大的外部存儲器緩沖區(qū)中加入了系統(tǒng)引腳跟蹤。這種外部存儲器緩沖區(qū)適用于指定的 TI 器件,通過捕獲相關器件級信息,獲得準確的總線性能活動和吞吐量,并對內(nèi)核和外設進行電源管理。此外,對于帶有嵌入式緩沖跟蹤器 (ETB) 的所有 ARM 和 DSP 處理器,所有 XDS (...)

TI.com 上無現(xiàn)貨
調試探針

LB-3P-TRACE32-DSP — 適用于數(shù)字信號處理器 (DSP) 的 Lauterbach TRACE32 調試和跟蹤系統(tǒng)

Lauterbach‘s TRACE32? tools are a suite of leading-edge hardware and software components that enables developers to analyze, optimize and certify all kinds of single- or multi-core Digital Signal processors (DSPs) which are a popular choice for audio and video processing as well as radar data (...)

來源:Lauterbach GmbH
驅動程序或庫

SPRC264 — TMS320C5000/6000 圖像庫 (IMGLIB)

C5000/6000 圖像處理庫 (IMGLIB) 是一款經(jīng)過優(yōu)化的圖像/視頻處理函數(shù)庫,適用于 C 語言程序員。其中包括計算量龐大的實時應用程序常用的可使用 C 語言調用的通用影像/視頻處理例程。使用這些例程可實現(xiàn)比等效標準 ANSI C 語言代碼更高的性能。通過使用源代碼提供即用型 DSP 函數(shù),IMGLIB 可以顯著縮短應用開發(fā)時間。


請參閱基準測試:DSP 內(nèi)核基準測試

用戶指南: PDF
驅動程序或庫

SPRC265 — TMS320C6000 DSP 庫 (DSPLIB)

TMS320C6000 數(shù)字信號處理器庫 (DSPLIB) 是一款平臺優(yōu)化型 DSP 函數(shù)庫,適用于 C 編程器。它包括 C 語言可調用的通用信號處理例程,通常用于計算密集型的實時應用中。使用這些例程可實現(xiàn)比等效標準 ANSI C 語言代碼更高的性能。通過使用源代碼提供即用型 DSP 函數(shù),DSPLIB 可以顯著縮短應用開發(fā)時間。


請參閱基準測試:DSP 內(nèi)核基準測試

用戶指南: PDF
驅動程序或庫

TELECOMLIB — 用于 TMS320C64x+ 和 TMS320C55x 處理器的電信和媒體庫 - FAXLIB、VoLIB 和 AEC/AER

Voice Library - VoLIB provides components that, together, facilitate the development of the signal processing chain for Voice over IP applications such as infrastructure, enterprise, residential gateways and IP phones. Together with optimized implementations of ITU-T voice codecs, that can be (...)
IDE、配置、編譯器或調試器

CCSTUDIO Code Composer Studio 集成式開發(fā)環(huán)境 (IDE)

Code Composer Studio is an integrated development environment (IDE) for TI's microcontrollers and processors. It is comprised of a rich suite of tools used to build, debug, analyze and optimize embedded applications. Code Composer Studio is available across Windows?, Linux? and macOS? platforms.

(...)

支持的產(chǎn)品和硬件

支持的產(chǎn)品和硬件

此設計資源支持這些類別中的大部分產(chǎn)品。

查看產(chǎn)品詳情頁,驗證是否能提供支持。

啟動 下載選項
仿真模型

C6410 GTS BSDL Model (Rev. B)

SPRM148B.ZIP (7 KB) - BSDL Model
仿真模型

C6410 GTS IBIS Model (Rev. A)

SPRM149A.ZIP (96 KB) - IBIS Model
原理圖

TMS320C6410 ORCAD Symbol

SPRC172.ZIP (5 KB)
封裝 引腳 CAD 符號、封裝和 3D 模型
OMFCBGA (GTS) 288 Ultra Librarian
OMFCBGA (ZTS) 288 Ultra Librarian

訂購和質量

包含信息:
  • RoHS
  • REACH
  • 器件標識
  • 引腳鍍層/焊球材料
  • MSL 等級/回流焊峰值溫度
  • MTBF/時基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續(xù)可靠性監(jiān)測
包含信息:
  • 制造廠地點
  • 封裝廠地點

推薦產(chǎn)品可能包含與 TI 此產(chǎn)品相關的參數(shù)、評估模塊或參考設計。

支持和培訓

視頻