產(chǎn)品詳情

DSP type 1 C64x DSP (max) (MHz) 400, 500, 600, 700 CPU 32-/64-bit Operating system DSP/BIOS, VLX Ethernet MAC 10/100 Rating Catalog Operating temperature range (°C) 0 to 90
DSP type 1 C64x DSP (max) (MHz) 400, 500, 600, 700 CPU 32-/64-bit Operating system DSP/BIOS, VLX Ethernet MAC 10/100 Rating Catalog Operating temperature range (°C) 0 to 90
BGA (ZDU) 376 529 mm2 23 x 23 NFBGA (ZWT) 361 256 mm2 16 x 16
  • Get started today with production-ready, easy-to-use audio and video codecs for digital media processors based on DaVinci? technology. Also available are various O/S Board Support Packages and software updates. All codecs are available for FREE evaluation. REQUEST FREE SOFTWARE!
  • High-Performance Digital Media Processor (DM6435)
    • 2.5-, 2-, 1.67, 1.51-, 1.43-ns Instruction Cycle Time
    • 400-, 500-, 600-, 660-, 700-MHz C64x+? Clock Rate
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 3200, 4000, 4800, 5280, 5600 MIPS
    • Fully Software-Compatible With C64x
    • Commercial and Automotive (Q or S suffix) Grades
    • Low-Power Device (L suffix)
  • VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+? DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2 Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 × 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 × 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+? Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Auto-Focus Module Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2 Increased Orthogonality
    • C64x+ Extensions
      • Compact 16-bit Instructions
      • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 256K-Bit (32K-Byte) L1P Program RAM/Cache [Flexible Allocation]
    • 640K-Bit (80K-Byte) L1D Data RAM/Cache [Flexible Allocation]
    • 1M-Bit (128K-Byte) L2 Unified Mapped RAM/Cache [Flexible Allocation]
  • Supports Little Endian Mode Only
  • Video Processing Subsystem (VPSS), VPFE Only
    • Front End Provides:
      • CCD and CMOS Imager Interface
      • BT.601/BT.656 Digital YCbCr 4:2:2 (8-/16-Bit) Interface
      • Preview Engine for Real-Time Image Processing
      • Glueless Interface to Common Video Decoders
      • Histogram Module
      • Auto-Exposure, Auto-White Balance and Auto-Focus Module
      • Resize Engine
        • Resize Images From 1/4× to 4×
        • Separate Horizontal/Vertical Control
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 256M-Byte Address Space (1.8-V I/O)
      • Supports up to 333-MHz (data rate) bus and interfaces to DDR2-400 SDRAM
    • Asynchronous 8-Bit Wide EMIF (EMIFA) With up to 64M-Byte Address Reach
      • Flash Memory Interfaces
        • NOR (8-Bit-Wide Data)
        • NAND (8-Bit-Wide Data)
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One 64-Bit Watch Dog Timer
  • Two UARTs (One with RTS and CTS Flow Control)
  • Master/Slave Inter-Integrated Circuit (I2C Bus?)
  • Multichannel Buffered Serial Port (McBSP)
    • I2S and TDM
    • AC97 Audio Codec Interface
    • SPI
    • Standard Voice Codec Interface (AIC12)
    • Telecom Interfaces - ST-Bus, H-100
    • 128 Channel Mode
  • Multichannel Audio Serial Port (McASP0)
    • Four Serializers and SPDIF (DIT) Mode
  • 16-Bit Host-Port Interface (HPI)
  • High-End CAN Controller (HECC)
  • 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Supports Media Independent Interface (MII)
    • Management Data I/O (MDIO) Module
  • VLYNQ? Interface (FPGA Interface)
  • Three Pulse Width Modulator (PWM) Outputs
  • On-Chip ROM Bootloader
  • Individual Power-Savings Modes
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG?) Boundary-Scan-Compatible
  • Up to 111 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • Packages:
    • 361-Pin Pb-Free PBGA Package (ZWT Suffix), 0.8-mm Ball Pitch
    • 376-Pin Plastic BGA Package (ZDU Suffix), 1.0-mm Ball Pitch
  • 0.09-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal (-7/-6/-5/-4/-L/-Q6/-5Q/-4Q)
  • 3.3-V and 1.8-V I/O, 1.05-V Internal (-7/-6/-5/-4/-L/-Q5)
  • Applications:
    • Digital Media
  • Networked Media Encode
  • Video Imaging

All trademarks are the property of their respective owners.

  • Get started today with production-ready, easy-to-use audio and video codecs for digital media processors based on DaVinci? technology. Also available are various O/S Board Support Packages and software updates. All codecs are available for FREE evaluation. REQUEST FREE SOFTWARE!
  • High-Performance Digital Media Processor (DM6435)
    • 2.5-, 2-, 1.67, 1.51-, 1.43-ns Instruction Cycle Time
    • 400-, 500-, 600-, 660-, 700-MHz C64x+? Clock Rate
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 3200, 4000, 4800, 5280, 5600 MIPS
    • Fully Software-Compatible With C64x
    • Commercial and Automotive (Q or S suffix) Grades
    • Low-Power Device (L suffix)
  • VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+? DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2 Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 × 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 × 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+? Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Auto-Focus Module Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2 Increased Orthogonality
    • C64x+ Extensions
      • Compact 16-bit Instructions
      • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 256K-Bit (32K-Byte) L1P Program RAM/Cache [Flexible Allocation]
    • 640K-Bit (80K-Byte) L1D Data RAM/Cache [Flexible Allocation]
    • 1M-Bit (128K-Byte) L2 Unified Mapped RAM/Cache [Flexible Allocation]
  • Supports Little Endian Mode Only
  • Video Processing Subsystem (VPSS), VPFE Only
    • Front End Provides:
      • CCD and CMOS Imager Interface
      • BT.601/BT.656 Digital YCbCr 4:2:2 (8-/16-Bit) Interface
      • Preview Engine for Real-Time Image Processing
      • Glueless Interface to Common Video Decoders
      • Histogram Module
      • Auto-Exposure, Auto-White Balance and Auto-Focus Module
      • Resize Engine
        • Resize Images From 1/4× to 4×
        • Separate Horizontal/Vertical Control
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 256M-Byte Address Space (1.8-V I/O)
      • Supports up to 333-MHz (data rate) bus and interfaces to DDR2-400 SDRAM
    • Asynchronous 8-Bit Wide EMIF (EMIFA) With up to 64M-Byte Address Reach
      • Flash Memory Interfaces
        • NOR (8-Bit-Wide Data)
        • NAND (8-Bit-Wide Data)
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One 64-Bit Watch Dog Timer
  • Two UARTs (One with RTS and CTS Flow Control)
  • Master/Slave Inter-Integrated Circuit (I2C Bus?)
  • Multichannel Buffered Serial Port (McBSP)
    • I2S and TDM
    • AC97 Audio Codec Interface
    • SPI
    • Standard Voice Codec Interface (AIC12)
    • Telecom Interfaces - ST-Bus, H-100
    • 128 Channel Mode
  • Multichannel Audio Serial Port (McASP0)
    • Four Serializers and SPDIF (DIT) Mode
  • 16-Bit Host-Port Interface (HPI)
  • High-End CAN Controller (HECC)
  • 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Supports Media Independent Interface (MII)
    • Management Data I/O (MDIO) Module
  • VLYNQ? Interface (FPGA Interface)
  • Three Pulse Width Modulator (PWM) Outputs
  • On-Chip ROM Bootloader
  • Individual Power-Savings Modes
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG?) Boundary-Scan-Compatible
  • Up to 111 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • Packages:
    • 361-Pin Pb-Free PBGA Package (ZWT Suffix), 0.8-mm Ball Pitch
    • 376-Pin Plastic BGA Package (ZDU Suffix), 1.0-mm Ball Pitch
  • 0.09-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal (-7/-6/-5/-4/-L/-Q6/-5Q/-4Q)
  • 3.3-V and 1.8-V I/O, 1.05-V Internal (-7/-6/-5/-4/-L/-Q5)
  • Applications:
    • Digital Media
  • Networked Media Encode
  • Video Imaging

All trademarks are the property of their respective owners.

The TMS320C64x+™ DSPs (including the TMS320DM6435 device) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The DM6435 device is based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x+™ devices are upward code-compatible from previous devices that are part of the C6000™ DSP platform. The C64x™ DSPs support added functionality and have an expanded instruction set from previous devices.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 4800 million instructions per second (MIPS) at a clock rate of 600 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units–two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).

The DM6435 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The DM6435 core uses a two-level cache-based architecture. The Level 1 program memory/cache (L1P) consists of a 256K-bit memory space that can be configured as mapped memory or direct mapped cache, and the Level 1 data (L1D) consists of a 640K-bit memory space–384K-bit of which is mapped memory and 256K-bit of which can be configured as mapped memory or 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 1M-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes: a configurable video port (VPFE); a 10/100 Mb/s Ethernet MAC (EMAC) with a management data input/output (MDIO) module; a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) Bus interface; a multichannel buffered serial port (McBSP); a multichannel audio serial port (McASP0) with 4 serializers; 2 64-bit general-purpose timers each configurable as 2 independent 32-bit timers; 1 64-bit watchdog timer; a user-configurable 16-bit host-port interface (HPI); up to 111-pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; 2 UARTs with hardware handshaking support on 1 UART; 3 pulse width modulator (PWM) peripherals; 1 high-end controller area network (CAN) controller [HECC]; and 2 glueless external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.

The DM6435 device includes a Video Processing Subsystem (VPSS) with a configurable video/imaging front-end input peripheral used for video capture.

The Video Processing Front-End (VPFE) is comprised of a CCD Controller (CCDC), a Preview Engine (Previewer), Histogram Module, Auto-Exposure/White Balance/Focus Module (H3A), and Resizer. The CCDC is capable of interfacing to common video decoders, CMOS sensors, and Charge Coupled Devices (CCDs). The Previewer is a real-time image processing engine that takes raw imager data from a CMOS sensor or CCD and converts from an RGB Bayer Pattern to YUV422. The Histogram and H3A modules provide statistical information on the raw color data for use by the DM6435. The Resizer accepts image data for separate horizontal and vertical resizing from 1/4x to 4x in increments of 256/N, where N is between 64 and 1024.

The Ethernet Media Access Controller (EMAC) provides an efficient interface between the DM6435 and the network. The DM6435 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.

The Management Data Input/Output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system.

The I2C and VLYNQ ports allow DM6435 to easily control peripheral devices and/or communicate with host processors.

The high-end controller area network (CAN) controller [HECC] module provides a network protocol in a harsh environment to communicate serially with other controllers, typically in automotive applications.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The DM6435 has a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

The TMS320C64x+™ DSPs (including the TMS320DM6435 device) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The DM6435 device is based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x+™ devices are upward code-compatible from previous devices that are part of the C6000™ DSP platform. The C64x™ DSPs support added functionality and have an expanded instruction set from previous devices.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 4800 million instructions per second (MIPS) at a clock rate of 600 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units–two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).

The DM6435 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The DM6435 core uses a two-level cache-based architecture. The Level 1 program memory/cache (L1P) consists of a 256K-bit memory space that can be configured as mapped memory or direct mapped cache, and the Level 1 data (L1D) consists of a 640K-bit memory space–384K-bit of which is mapped memory and 256K-bit of which can be configured as mapped memory or 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 1M-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes: a configurable video port (VPFE); a 10/100 Mb/s Ethernet MAC (EMAC) with a management data input/output (MDIO) module; a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) Bus interface; a multichannel buffered serial port (McBSP); a multichannel audio serial port (McASP0) with 4 serializers; 2 64-bit general-purpose timers each configurable as 2 independent 32-bit timers; 1 64-bit watchdog timer; a user-configurable 16-bit host-port interface (HPI); up to 111-pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; 2 UARTs with hardware handshaking support on 1 UART; 3 pulse width modulator (PWM) peripherals; 1 high-end controller area network (CAN) controller [HECC]; and 2 glueless external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.

The DM6435 device includes a Video Processing Subsystem (VPSS) with a configurable video/imaging front-end input peripheral used for video capture.

The Video Processing Front-End (VPFE) is comprised of a CCD Controller (CCDC), a Preview Engine (Previewer), Histogram Module, Auto-Exposure/White Balance/Focus Module (H3A), and Resizer. The CCDC is capable of interfacing to common video decoders, CMOS sensors, and Charge Coupled Devices (CCDs). The Previewer is a real-time image processing engine that takes raw imager data from a CMOS sensor or CCD and converts from an RGB Bayer Pattern to YUV422. The Histogram and H3A modules provide statistical information on the raw color data for use by the DM6435. The Resizer accepts image data for separate horizontal and vertical resizing from 1/4x to 4x in increments of 256/N, where N is between 64 and 1024.

The Ethernet Media Access Controller (EMAC) provides an efficient interface between the DM6435 and the network. The DM6435 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.

The Management Data Input/Output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system.

The I2C and VLYNQ ports allow DM6435 to easily control peripheral devices and/or communicate with host processors.

The high-end controller area network (CAN) controller [HECC] module provides a network protocol in a harsh environment to communicate serially with other controllers, typically in automotive applications.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The DM6435 has a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

下載 觀看帶字幕的視頻 視頻
TI 不提供設(shè)計(jì)支持

TI 不會(huì)為該產(chǎn)品的新工程(例如新內(nèi)容或軟件更新)提供持續(xù)的設(shè)計(jì)支持。如可用,您將在產(chǎn)品文件夾中找到相關(guān)的配套資料、軟件和工具。您也可以在 TI E2ETM 支持論壇中搜索已歸檔的信息。

技術(shù)文檔

star =有關(guān)此產(chǎn)品的 TI 精選熱門文檔
未找到結(jié)果。請(qǐng)清除搜索并重試。
查看全部 56
類型 標(biāo)題 下載最新的英語版本 日期
* 數(shù)據(jù)表 TMS320DM6435 Digital Media Processor 數(shù)據(jù)表 (Rev. C) 2008年 6月 6日
* 勘誤表 TMS320DM6437/35/33/31 DMP Silicon Errata (Revs. 1.3 1.2 1.1 & 1.0) (Rev. E) 2011年 8月 12日
應(yīng)用手冊(cè) Plastic Ball Grid Array [PBGA] Application Note (Rev. B) 2015年 8月 13日
用戶指南 TMS320C6000 Assembly Language Tools v 7.4 User's Guide (Rev. W) 2012年 8月 21日
用戶指南 TMS320C6000 Optimizing Compiler v 7.4 User's Guide (Rev. U) 2012年 8月 21日
應(yīng)用手冊(cè) Using the TMS320DM643x Bootloader (Rev. E) 2012年 3月 23日
應(yīng)用手冊(cè) Introduction to TMS320C6000 DSP Optimization 2011年 10月 6日
用戶指南 TMS320C6000 Programmer's Guide (Rev. K) 2011年 7月 11日
用戶指南 TMS320DM643x DMP Inter-Integrated Circuit (I2C) Module User's Guide (Rev. E) 2011年 3月 25日
用戶指南 TMS320DM643x DMP DDR2 Memory Controller User's Guide (Rev. C) 2011年 1月 12日
用戶指南 TMS320DM643x DMP EMAC/MDIO User's Guide (Rev. C) 2010年 12月 23日
用戶指南 TMS320DM643x DMP Video Processing Front End (VPFE) User's Guide (Rev. D) 2010年 8月 25日
用戶指南 TMS320DM643x DMP Pulse-Width Modulator (PWM) User's Guide (Rev. B) 2010年 8月 5日
用戶指南 TMS320C64x+ DSP Megamodule Reference Guide (Rev. K) 2010年 8月 3日
用戶指南 TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (Rev. J) 2010年 7月 30日
應(yīng)用手冊(cè) TMS320DM643x Power Consumption Summary (Rev. C) 2010年 5月 10日
用戶指南 TMS320C6000 Assembly Language Tools v 7.0 User's Guide (Rev. S) 2010年 3月 18日
用戶指南 TMS320C6000 Optimizing Compiler v 7.0 User's Guide (Rev. Q) 2010年 3月 18日
用戶指南 TMS320DM643x DMP Universal Asynchronous Receiver/Transmitter (UART) UG (Rev. C) 2009年 12月 16日
應(yīng)用手冊(cè) 常用對(duì)象文件格式 (COFF) 2009年 4月 15日
用戶指南 TMS320DM643x DMP Asynchronous External Memory Interface (EMIF) UG (Rev. B) 2009年 2月 24日
用戶指南 TMS320C64x+ DSP Cache User's Guide (Rev. B) 2009年 2月 11日
應(yīng)用手冊(cè) 12Vin DM643x Power using Integrated-FET DC/DC Converters and LDO 2008年 10月 9日
應(yīng)用手冊(cè) 5Vin DM643x Power using DC/DC Controllers and LDO 2008年 10月 9日
應(yīng)用手冊(cè) 5Vin DM643x Power using Integrated-FET DC/DC Converters and LDO 2008年 10月 9日
應(yīng)用手冊(cè) 5Vin DM643x Power using a PMIC (Multi-output DC/DC Converter) 2008年 10月 9日
應(yīng)用手冊(cè) Migrating from EDMA v2.0 to EDMA v3.0 TMS320C64X DSP (Rev. A) 2008年 8月 21日
應(yīng)用手冊(cè) Understanding the Davinci Preview Engine (Rev. A) 2008年 7月 23日
應(yīng)用手冊(cè) Understanding TI's PCB Routing Rule-Based DDR Timing Specification (Rev. A) 2008年 7月 17日
應(yīng)用手冊(cè) Understanding the Davinci Resizer (Rev. B) 2008年 7月 17日
用戶指南 TMS320DM643x DMP Host Port Interface (HPI) User's Guide (Rev. D) 2008年 7月 16日
應(yīng)用手冊(cè) Implementing DDR2 PCB Layout on the TMS320DM643x DMSoC (Rev. A) 2008年 6月 26日
應(yīng)用手冊(cè) How to Use the EDMA3 Driver on a TMS320DM643x Device (Rev. A) 2008年 6月 16日
用戶指南 TMS320C6000 Assembly Language Tools v 6.1 User's Guide (Rev. Q) 2008年 5月 15日
用戶指南 TMS320C6000 Optimizing Compiler v 6.1 User's Guide (Rev. O) 2008年 5月 15日
用戶指南 TMS320C64x+ DSP Image/Video Processing Library (v2.0) Programmer's Reference (Rev. A) 2008年 5月 5日
用戶指南 TMS320DM643x DMP General-Purpose Input/Output (GPIO) User's Guide (Rev. B) 2008年 3月 18日
用戶指南 TMS320DM643x DMP Multichannel Audio Serial Port (McASP) User's Guide (Rev. D) 2008年 3月 13日
用戶指南 TMS320C64x+ DSP Little-Endian Library Programmer's Reference (Rev. B) 2008年 3月 6日
用戶指南 TMS320DM643x DMP Enhanced DMA (EDMA) Controller User's Guide (Rev. A) 2008年 3月 3日
用戶指南 TMS320DM643x DMP DSP Subsystem Reference Guide (Rev. E) 2008年 2月 5日
應(yīng)用手冊(cè) How to Use the VPBE and VPFE Driver on the TMS320DM643x Devices (Rev. A) 2007年 11月 14日
用戶指南 TMS320DM643x DMP VLYNQ Port User's Guide (Rev. B) 2007年 9月 20日
用戶指南 TMS320DM643x DMP Multichannel Buffered Serial Port (McBSP) User's Guide (Rev. C) 2007年 9月 17日
應(yīng)用手冊(cè) TMS320DM643x Pin Multiplexing Utility 2007年 7月 6日
用戶指南 TMS320DM643x DMP Peripherals Overview Reference Guide (Rev. A) 2007年 6月 25日
應(yīng)用手冊(cè) Thermal Considerations for the DM64xx, DM64x, and C6000 Devices 2007年 5月 20日
用戶指南 TMS320DM643x DMP High-End CAN Controller (HECC) User's Guide (Rev. A) 2007年 5月 15日
產(chǎn)品概述 TMS320C6000 DSP TCP/IP Stack Software (Rev. C) 2007年 4月 4日
產(chǎn)品概述 DaVinci Technology - Digital Video Innovation Product Bulletin (Rev. D) 2007年 2月 13日
更多文獻(xiàn)資料 Overview of DaVinci? TMS320DM643x Digital Media Portfolio (Rev. B) 2007年 2月 13日
應(yīng)用手冊(cè) DaVinci Technology Background and Specifications (Rev. A) 2007年 1月 4日
用戶指南 TMS320DM643x DMP 64-Bit Timer User's Guide 2006年 12月 18日
用戶指南 TMS320C64x+ DSP Big-Endian Library Programmer's Reference 2006年 3月 10日
用戶指南 TMS320C64x+ Image/Video Processing Library Programmer's Reference 2006年 3月 10日
應(yīng)用手冊(cè) Migrating from TMS320C64x to TMS320C64x+ (Rev. A) 2005年 10月 20日

設(shè)計(jì)和開發(fā)

如需其他信息或資源,請(qǐng)點(diǎn)擊以下任一標(biāo)題進(jìn)入詳情頁面查看(如有)。

調(diào)試探針

TMDSEMU200-U — XDS200 USB 調(diào)試探針

XDS200 是用于調(diào)試 TI 嵌入式器件的調(diào)試探針(仿真器)。與低成本的 XDS110 和高性能的 XDS560v2 相比,XDS200 在低成本和高性能之間實(shí)現(xiàn)了平衡;并在單個(gè)倉體中支持廣泛的標(biāo)準(zhǔn)(IEEE1149.1、IEEE1149.7、SWD)。所有 XDS 調(diào)試探針在所有具有嵌入式跟蹤緩沖器 (ETB) 的 Arm® 和 DSP 處理器中均支持內(nèi)核和系統(tǒng)跟蹤。對(duì)于引腳上的內(nèi)核跟蹤,則需要使用 XDS560v2 PRO TRACE。

XDS200 通過 TI 20 引腳連接器(帶有適用于 TI 14 引腳、Arm Cortex® 10 引腳和 Arm 20 (...)

TI.com 上無現(xiàn)貨
調(diào)試探針

TMDSEMU560V2STM-U — XDS560? 軟件 v2 系統(tǒng)跟蹤 USB 調(diào)試探針

XDS560v2 是 XDS560™ 系列調(diào)試探針中性能非常出色的產(chǎn)品,同時(shí)支持傳統(tǒng) JTAG 標(biāo)準(zhǔn) (IEEE1149.1) 和 cJTAG (IEEE1149.7)。請(qǐng)注意,它不支持串行線調(diào)試 (SWD)。

所有 XDS 調(diào)試探針在所有具有嵌入式跟蹤緩沖器 (ETB) 的 ARM 和 DSP 處理器中均支持內(nèi)核和系統(tǒng)跟蹤。對(duì)于引腳上的跟蹤,需要 XDS560v2 PRO TRACE

XDS560v2 通過 MIPI HSPT 60 引腳連接器(帶有多個(gè)用于 TI 14 引腳、TI 20 引腳和 ARM 20 引腳的適配器)連接到目標(biāo)板,并通過 USB2.0 高速 (480Mbps) (...)

TI.com 上無現(xiàn)貨
調(diào)試探針

TMDSEMU560V2STM-UE — Spectrum Digital XDS560v2 系統(tǒng)跟蹤 USB 和以太網(wǎng)

XDS560v2 System Trace 是 XDS560v2 系列高性能 TI 處理器調(diào)試探針(仿真器)的第一種型號(hào)。XDS560v2 是 XDS 系列調(diào)試探針中性能最高的一款,同時(shí)支持傳統(tǒng) JTAG 標(biāo)準(zhǔn) (IEEE1149.1) 和 cJTAG (IEEE1149.7)。

XDS560v2 System Trace 在其巨大的外部存儲(chǔ)器緩沖區(qū)中加入了系統(tǒng)引腳跟蹤。這種外部存儲(chǔ)器緩沖區(qū)適用于指定的 TI 器件,通過捕獲相關(guān)器件級(jí)信息,獲得準(zhǔn)確的總線性能活動(dòng)和吞吐量,并對(duì)內(nèi)核和外設(shè)進(jìn)行電源管理。此外,對(duì)于帶有嵌入式緩沖跟蹤器 (ETB) 的所有 ARM 和 DSP 處理器,所有 XDS (...)

TI.com 上無現(xiàn)貨
調(diào)試探針

LB-3P-TRACE32-DSP — 適用于數(shù)字信號(hào)處理器 (DSP) 的 Lauterbach TRACE32 調(diào)試和跟蹤系統(tǒng)

Lauterbach‘s TRACE32? tools are a suite of leading-edge hardware and software components that enables developers to analyze, optimize and certify all kinds of single- or multi-core Digital Signal processors (DSPs) which are a popular choice for audio and video processing as well as radar data (...)

來源:Lauterbach GmbH
應(yīng)用軟件和框架

TMDMFP — 多媒體框架產(chǎn)品 (MFP) - 編解碼器引擎,框架組件和 xDAIS

Multimedia Framework Products (MFP)

A major advantage of programmable DSPs over fixed-function devices is their ability to accelerate multiple multimedia functions in a single device. TI multimedia framework products are designed to enable users to easily share a DSP between algorithms by handling (...)

用戶指南: PDF
驅(qū)動(dòng)程序或庫

SPRC122 C62x/C64x Fast Run-Time Support Library

The C62x/64x FastRTS Library is an optimized, floating-point function library for C programmers using either TMS320C62x or TMS320C64x devices. These routines are typically used in computationally intensive real-time applications where optimal execution speed is critical. By replacing the current (...)

支持的產(chǎn)品和硬件

支持的產(chǎn)品和硬件

產(chǎn)品
數(shù)字信號(hào)處理器 (DSP)
SM320C6201-EP 增強(qiáng)型產(chǎn)品 C6201 定點(diǎn) DSP SM320C6455-EP C6455 定點(diǎn) DSP(增強(qiáng)型產(chǎn)品) SMJ320C6201B 軍用定點(diǎn)數(shù)字信號(hào)處理器 SMJ320C6203 軍用級(jí) C62x 定點(diǎn) DSP - 陶瓷封裝 TMS320C6202B C62x 定點(diǎn) DSP- 高達(dá) 300MHz、384KB TMS320C6204 定點(diǎn)數(shù)字信號(hào)處理器 TMS320C6205 定點(diǎn)數(shù)字信號(hào)處理器 TMS320C6211B C62x 定點(diǎn) DSP- 高達(dá) 167MHz TMS320C6412 C64x 定點(diǎn) DSP- 高達(dá) 720MHz、McBSP、McASP、I2cC、以太網(wǎng) TMS320C6414 C64x 定點(diǎn) DSP - 高達(dá) 720MHz、McBSP TMS320C6414T C64x 定點(diǎn) DSP - 高達(dá) 1GHz、McBSP TMS320C6415 C64x 定點(diǎn) DSP - 高達(dá) 720MHz、McBSP、PCI TMS320C6415T C64x 定點(diǎn) DSP - 高達(dá) 850MHz、McBSP、PCI TMS320C6416 C64x 定點(diǎn) DSP- 高達(dá) 720MHz、McBSP、PCI、VCP/TCP TMS320C6416T C64x 定點(diǎn) DSP - 高達(dá) 850MHz、McBSP、PCI、VCP/TCP TMS320C6421 C64x+ 定點(diǎn) DSP - 高達(dá) 600MHz、8 位 EMIFA、16 位 DDR2、SDRAM TMS320C6421Q C64x+ 定點(diǎn) DSP- 高達(dá) 600MHz、8 位 EMIFA、16 位 DDR2 TMS320C6424 C64x+ 定點(diǎn) DSP - 高達(dá) 600MHz、16/8 位 EMIFA、32/16 位 DDR2、SDRAM TMS320C6424Q C64x+ 定點(diǎn) DSP - 高達(dá) 600MHz、16/8 位 EMIFA、32/16 位 DDR2 TMS320C6452 C64x+ 定點(diǎn) DSP- 高達(dá) 900MHz、1Gbps 以太網(wǎng) TMS320C6454 C64x+ 定點(diǎn) DSP - 高達(dá) 1GHz、64 位 EMIFA、32/16 位 DDR2、1Gbps 以太網(wǎng) TMS320C6455 C64x+ 頻率高達(dá) 1.2GHz、具有 64 位 EMIFA、32 位和 16 位 DDR2、1Gbps 以太網(wǎng)的定點(diǎn) DSP TMS320C6457 通信基礎(chǔ)設(shè)施數(shù)字信號(hào)處理器 TMS320C6474 多核數(shù)字信號(hào)處理器 TMS320DM640 視頻/成像定點(diǎn)數(shù)字信號(hào)處理器 TMS320DM641 視頻/成像定點(diǎn)數(shù)字信號(hào)處理器 TMS320DM642 視頻/成像定點(diǎn)數(shù)字信號(hào)處理器 TMS320DM642Q 視頻/成像定點(diǎn)數(shù)字信號(hào)處理器 TMS320DM6431 數(shù)字媒體處理器 TMS320DM6431Q 數(shù)字媒體處理器,性能高達(dá) 2400MIPS、300MHz 時(shí)鐘速率 TMS320DM6433 數(shù)字媒體處理器 TMS320DM6435 數(shù)字媒體處理器 TMS320DM6435Q 數(shù)字媒體處理器,性能高達(dá) 4800MIPS、600MHz 時(shí)鐘速率、1 個(gè) McASP、1 個(gè) McBSP TMS320DM6437 數(shù)字媒體處理器 TMS320DM6437Q 數(shù)字媒體處理器,性能高達(dá) 4800MIPS、600MHz 時(shí)鐘速率、1 個(gè) McASP、2 個(gè) McBSP TMS320DM6441 達(dá)芬奇數(shù)字媒體片上系統(tǒng) TMS320DM6443 達(dá)芬奇數(shù)字媒體片上系統(tǒng) TMS320DM6446 達(dá)芬奇數(shù)字媒體片上系統(tǒng)
驅(qū)動(dòng)程序或庫

TELECOMLIB — 用于 TMS320C64x+ 和 TMS320C55x 處理器的電信和媒體庫 - FAXLIB、VoLIB 和 AEC/AER

Voice Library - VoLIB provides components that, together, facilitate the development of the signal processing chain for Voice over IP applications such as infrastructure, enterprise, residential gateways and IP phones. Together with optimized implementations of ITU-T voice codecs, that can be (...)
仿真模型

DM6435 ZDU BSDL Model (Rev. A)

SPRM227A.ZIP (10 KB) - BSDL Model
仿真模型

DM6435 ZDU IBIS Model (Rev. B)

SPRM233B.ZIP (267 KB) - IBIS Model
仿真模型

DM6435 ZWT BSDL Model (Rev. A)

SPRM226A.ZIP (10 KB) - BSDL Model
仿真模型

DM6435 ZWT IBIS Model (Rev. B)

SPRM232B.ZIP (267 KB) - IBIS Model
封裝 引腳 CAD 符號(hào)、封裝和 3D 模型
BGA (ZDU) 376 Ultra Librarian
NFBGA (ZWT) 361 Ultra Librarian

訂購和質(zhì)量

包含信息:
  • RoHS
  • REACH
  • 器件標(biāo)識(shí)
  • 引腳鍍層/焊球材料
  • MSL 等級(jí)/回流焊峰值溫度
  • MTBF/時(shí)基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續(xù)可靠性監(jiān)測
包含信息:
  • 制造廠地點(diǎn)
  • 封裝廠地點(diǎn)

支持和培訓(xùn)

可獲得 TI 工程師技術(shù)支持的 TI E2E? 論壇

所有內(nèi)容均由 TI 和社區(qū)貢獻(xiàn)者按“原樣”提供,并不構(gòu)成 TI 規(guī)范。請(qǐng)參閱使用條款

如果您對(duì)質(zhì)量、包裝或訂購 TI 產(chǎn)品有疑問,請(qǐng)參閱 TI 支持。??????????????

視頻