產(chǎn)品詳情

DSP type 1 C64x DSP (max) (MHz) 594 CPU 32-/64-bit Operating system INTEGRITY, Linux, Neutrino, PrOS, Windows Embedded CE Ethernet MAC 10/100 Rating Catalog Operating temperature range (°C) to
DSP type 1 C64x DSP (max) (MHz) 594 CPU 32-/64-bit Operating system INTEGRITY, Linux, Neutrino, PrOS, Windows Embedded CE Ethernet MAC 10/100 Rating Catalog Operating temperature range (°C) to
NFBGA (ZWT) 361 256 mm2 16 x 16
  • Get started today with production-ready, easy-to-use audio and video codecs for digital media processors based on DaVinci? technology. Also available are various O/S Board Support Packages and software updates. All codecs are available for FREE evaluation. REQUEST FREE SOFTWARE!
  • High-Performance Digital Media SoC
    • 594-MHz C64x+? Clock Rate
    • 297-MHz ARM926EJ-S? Clock Rate
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 4752 C64x+ MIPS
    • Fully Software-Compatible With C64x /ARM9?
  • Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+? DSP Core
    • Eight Highly Independent Functional Units
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+? Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • Compact 16-Bit Instructions
    • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 32K-Byte L1P Program RAM/Cache (Direct Mapped)
    • 80K-Byte L1D Data RAM/Cache (2-Way Set-Associative)
    • 64K-Byte L2 Unified Mapped RAM/Cache (Flexible RAM/Cache Allocation)
  • ARM926EJ-S (MPU) Core
    • Support for 32-Bit and 16-Bit (Thumb? Mode) Instruction Sets
    • DSP Instruction Extensions and Single Cycle MAC
    • ARM? Jazelle? Technology
    • EmbeddedICE-RT? Logic for Real-Time Debug
  • ARM9 Memory Architecture
    • 16K-Byte Instruction Cache
    • 8K-Byte Data Cache
    • 16K-Byte RAM
    • 16K-Byte ROM
  • Emulation Trace Buffer? (ETB11?) With 4-KB Memory for ARM9 Debug
  • Endianness: Little Endian for ARM and DSP
  • Video Processing Subsystem
    • Resize Engine Provides:
      • Resize Images From 1/4x to 4x
      • Separate Horizontal and Vertical Control
    • Back End Provides:
      • Hardware On-Screen Display (OSD)
      • 4 - 54 MHz DACs for a Combination of
        • Composite NTSC/PAL Video
        • Luma/Chroma Separate Video (S-video)
        • Component (YPbPr or RGB) Video (Progressive)
      • Digital Output
        • 8-/16-Bit YUV or up to 24-Bit RGB
        • HD Resolution
        • Up to 2 Video Windows
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 256M-Byte Address Space (1.8V I/O)
    • Asynchronous16-Bit-Wide EMIF (EMIFA) With 128M-Byte Address Reach
      • Flash Memory Interfaces
        • NOR (8-/16-Bit-Wide Data)
        • NAND (8-/16-Bit-Wide Data)
  • Flash Card Interfaces
    • Multimedia Card (MMC)/Secure Digital (SD) with Secure Data I/O (SDIO)
    • CompactFlash Controller With True IDE Mode
    • SmartMedia
  • Enhanced Direct-Memory-Access (EDMA3) Controller (64 Independent Channels)
  • Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One 64-Bit Watch Dog Timer
  • Three UARTs (One with RTS and CTS Flow Control)
  • One Serial Port Interface (SPI) with Two Chip-Selects
  • Master/Slave Inter-Integrated Circuit (I2C Bus?)
  • Audio Serial Port (ASP)
    • I2S
    • AC97 Audio Codec Interface
    • Standard Voice Codec Interface (AIC12)
  • 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Media Independent Interface (MII)
  • VLYNQ? Interface (FPGA Interface)
  • Host-Port Interface (HPI) with 16-Bit Multiplexed Address/Data
  • USB Port With Integrated 2.0 PHY
    • USB 2.0 High-/Full-Speed (480 Mbps) Client
    • USB 2.0 High-/Full-/Low-Speed Host (Mini-Host, Supporting One External Device)
  • Three Pulse Width Modulator (PWM) Outputs
  • On-Chip ARM ROM Bootloader (RBL) to Boot From NAND Flash or UART
  • ATA/ATAPI I/F (ATA/ATAPI-6 Specification)
  • Individual Power-Saving Modes for ARM/DSP
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
  • Up to 71 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • 361-Pin Pb-Free BGA Package (ZWT Suffix), 0.8-mm Ball Pitch
  • 0.09-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal
  • Applications:
    • Digital Media
    • Networked Media Encode/Decode
    • Video Imaging

All trademarks are the property of their respective owners.

  • Get started today with production-ready, easy-to-use audio and video codecs for digital media processors based on DaVinci? technology. Also available are various O/S Board Support Packages and software updates. All codecs are available for FREE evaluation. REQUEST FREE SOFTWARE!
  • High-Performance Digital Media SoC
    • 594-MHz C64x+? Clock Rate
    • 297-MHz ARM926EJ-S? Clock Rate
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 4752 C64x+ MIPS
    • Fully Software-Compatible With C64x /ARM9?
  • Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+? DSP Core
    • Eight Highly Independent Functional Units
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+? Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • Compact 16-Bit Instructions
    • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 32K-Byte L1P Program RAM/Cache (Direct Mapped)
    • 80K-Byte L1D Data RAM/Cache (2-Way Set-Associative)
    • 64K-Byte L2 Unified Mapped RAM/Cache (Flexible RAM/Cache Allocation)
  • ARM926EJ-S (MPU) Core
    • Support for 32-Bit and 16-Bit (Thumb? Mode) Instruction Sets
    • DSP Instruction Extensions and Single Cycle MAC
    • ARM? Jazelle? Technology
    • EmbeddedICE-RT? Logic for Real-Time Debug
  • ARM9 Memory Architecture
    • 16K-Byte Instruction Cache
    • 8K-Byte Data Cache
    • 16K-Byte RAM
    • 16K-Byte ROM
  • Emulation Trace Buffer? (ETB11?) With 4-KB Memory for ARM9 Debug
  • Endianness: Little Endian for ARM and DSP
  • Video Processing Subsystem
    • Resize Engine Provides:
      • Resize Images From 1/4x to 4x
      • Separate Horizontal and Vertical Control
    • Back End Provides:
      • Hardware On-Screen Display (OSD)
      • 4 - 54 MHz DACs for a Combination of
        • Composite NTSC/PAL Video
        • Luma/Chroma Separate Video (S-video)
        • Component (YPbPr or RGB) Video (Progressive)
      • Digital Output
        • 8-/16-Bit YUV or up to 24-Bit RGB
        • HD Resolution
        • Up to 2 Video Windows
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 256M-Byte Address Space (1.8V I/O)
    • Asynchronous16-Bit-Wide EMIF (EMIFA) With 128M-Byte Address Reach
      • Flash Memory Interfaces
        • NOR (8-/16-Bit-Wide Data)
        • NAND (8-/16-Bit-Wide Data)
  • Flash Card Interfaces
    • Multimedia Card (MMC)/Secure Digital (SD) with Secure Data I/O (SDIO)
    • CompactFlash Controller With True IDE Mode
    • SmartMedia
  • Enhanced Direct-Memory-Access (EDMA3) Controller (64 Independent Channels)
  • Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One 64-Bit Watch Dog Timer
  • Three UARTs (One with RTS and CTS Flow Control)
  • One Serial Port Interface (SPI) with Two Chip-Selects
  • Master/Slave Inter-Integrated Circuit (I2C Bus?)
  • Audio Serial Port (ASP)
    • I2S
    • AC97 Audio Codec Interface
    • Standard Voice Codec Interface (AIC12)
  • 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Media Independent Interface (MII)
  • VLYNQ? Interface (FPGA Interface)
  • Host-Port Interface (HPI) with 16-Bit Multiplexed Address/Data
  • USB Port With Integrated 2.0 PHY
    • USB 2.0 High-/Full-Speed (480 Mbps) Client
    • USB 2.0 High-/Full-/Low-Speed Host (Mini-Host, Supporting One External Device)
  • Three Pulse Width Modulator (PWM) Outputs
  • On-Chip ARM ROM Bootloader (RBL) to Boot From NAND Flash or UART
  • ATA/ATAPI I/F (ATA/ATAPI-6 Specification)
  • Individual Power-Saving Modes for ARM/DSP
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
  • Up to 71 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • 361-Pin Pb-Free BGA Package (ZWT Suffix), 0.8-mm Ball Pitch
  • 0.09-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal
  • Applications:
    • Digital Media
    • Networked Media Encode/Decode
    • Video Imaging

All trademarks are the property of their respective owners.

The TMS320DM6443 (also referenced as DM6443) leverages TI's Davinci™ technology to meet the networked media encode and decode application processing needs of next-generation embedded devices.

The DM6443 enables OEMs and ODMs to quickly bring to market devices featuring robust operating systems support, rich user interfaces, high processing performance, and long battery life through the maximum flexibility of a fully integrated mixed processor solution.

The dual-core architecture of the DM6443 provides benefits of both DSP and Reduced Instruction Set Computer (RISC) technologies, incorporating a high-performance TMS320C64x+™ DSP core and an ARM926EJ-S MPU core.

The ARM926EJ-S is a 32-bit RISC processor core that performs 32-bit or 16-bit instructions and processes 32-bit, 16-bit, or 8-bit data. The core uses pipelining so that all parts of the processor and memory system can operate continuously.

The ARM core incorporates:

  • A coprocessor 15 (CP15) and protection module
  • Data and program Memory Management Units (MMUs) with table look-aside buffers.
  • Separate 16K-byte instruction and 8K-byte data caches. Both are four-way associative with virtual index virtual tag (VIVT).

The TMS320C64x+™ DSPs are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. It is based on an enhanced version of the second-generation high-performance, advanced very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSP cores an excellent choice for digital media applications. The C64x is a code-compatible member of the C6000™ DSP platform. The TMS320C64x+ DSP is an enhancement of the C64x+ DSP with added functionality and an expanded instruction set.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 4752 million instructions per second (MIPS) at a clock rate of 594 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units&151;two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2376 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4752 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).

The DM6443 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The DM6443 core uses a two-level cache-based architecture. The Level 1 program cache (L1P) is a 256K-bit direct mapped cache and the Level 1 data cache (L1D) is a 640K-bit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 512K-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes: 1 configurable video port; a 10/100 Mb/s Ethernet MAC (EMAC) with a Management Data Input/Output (MDIO) module; an inter-integrated circuit (I2C) Bus interface; one audio serial port (ASP); 2 64-bit general-purpose timers each configurable as 2 independent 32-bit timers; 1 64-bit watchdog timer; up to 71-pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; 3 UARTs with hardware handshaking support on 1 UART; 3 pulse width modulator (PWM) peripherals; and 2 external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.

The DM6443 includes a Video Processing Sub-System (VPSS) that has a configurable Resizer and Video Processing Back-End (VPBE) output used for display.

The Resizer accepts image data for separate horizontal and vertical resizing from 1/4x to 4x in increments of 256/N, where N is between 64 and 1024.

The Video Processing Back-End (VPBE) is comprised of an On-Screen Display Engine (OSD) and a Video Encoder (VENC). The OSD engine is capable of handling 2 separate video windows and 2 separate OSD windows. Other configurations include 2 video windows, 1 OSD window, and 1 attribute window allowing up to 8 levels of alpha blending. The VENC provides four analog DACs that run at 54 MHz, providing a means for composite NTSC/PAL video, S-Video, and/or Component video output. The VENC also provides up to 24 bits of digital output to interface to RGB888 devices. The digital output is capable of 8/16-bit BT.656 output and/or CCIR.601 with separate horizontal and vertical syncs.

The Ethernet Media Access Controller (EMAC) provides an efficient interface between the DM644X MPU core processor and the network. The DM6443 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.

The Management Data Input/Output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system. Once a PHY candidate has been selected by the MPU, the DIO module transparently monitors its link state by reading the PHY status register. Link change events are stored in the MDIO module and can optionally interrupt the MPU, allowing the MPU to poll the link status of the device without continuously performing costly MDIO accesses.

The HPI, I2C, SPI, USB2.0, and VLYNQ ports allow DM6443 to easily control peripheral devices and/or communicate with host processors. The DM6443 also provides multimedia card support, MMC/SD, with SDIO support.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The DM6443 has a complete set of development tools for both the ARM and DSP. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code

The TMS320DM6443 (also referenced as DM6443) leverages TI's Davinci™ technology to meet the networked media encode and decode application processing needs of next-generation embedded devices.

The DM6443 enables OEMs and ODMs to quickly bring to market devices featuring robust operating systems support, rich user interfaces, high processing performance, and long battery life through the maximum flexibility of a fully integrated mixed processor solution.

The dual-core architecture of the DM6443 provides benefits of both DSP and Reduced Instruction Set Computer (RISC) technologies, incorporating a high-performance TMS320C64x+™ DSP core and an ARM926EJ-S MPU core.

The ARM926EJ-S is a 32-bit RISC processor core that performs 32-bit or 16-bit instructions and processes 32-bit, 16-bit, or 8-bit data. The core uses pipelining so that all parts of the processor and memory system can operate continuously.

The ARM core incorporates:

  • A coprocessor 15 (CP15) and protection module
  • Data and program Memory Management Units (MMUs) with table look-aside buffers.
  • Separate 16K-byte instruction and 8K-byte data caches. Both are four-way associative with virtual index virtual tag (VIVT).

The TMS320C64x+™ DSPs are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. It is based on an enhanced version of the second-generation high-performance, advanced very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSP cores an excellent choice for digital media applications. The C64x is a code-compatible member of the C6000™ DSP platform. The TMS320C64x+ DSP is an enhancement of the C64x+ DSP with added functionality and an expanded instruction set.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 4752 million instructions per second (MIPS) at a clock rate of 594 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units&151;two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2376 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4752 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).

The DM6443 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The DM6443 core uses a two-level cache-based architecture. The Level 1 program cache (L1P) is a 256K-bit direct mapped cache and the Level 1 data cache (L1D) is a 640K-bit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 512K-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes: 1 configurable video port; a 10/100 Mb/s Ethernet MAC (EMAC) with a Management Data Input/Output (MDIO) module; an inter-integrated circuit (I2C) Bus interface; one audio serial port (ASP); 2 64-bit general-purpose timers each configurable as 2 independent 32-bit timers; 1 64-bit watchdog timer; up to 71-pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; 3 UARTs with hardware handshaking support on 1 UART; 3 pulse width modulator (PWM) peripherals; and 2 external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.

The DM6443 includes a Video Processing Sub-System (VPSS) that has a configurable Resizer and Video Processing Back-End (VPBE) output used for display.

The Resizer accepts image data for separate horizontal and vertical resizing from 1/4x to 4x in increments of 256/N, where N is between 64 and 1024.

The Video Processing Back-End (VPBE) is comprised of an On-Screen Display Engine (OSD) and a Video Encoder (VENC). The OSD engine is capable of handling 2 separate video windows and 2 separate OSD windows. Other configurations include 2 video windows, 1 OSD window, and 1 attribute window allowing up to 8 levels of alpha blending. The VENC provides four analog DACs that run at 54 MHz, providing a means for composite NTSC/PAL video, S-Video, and/or Component video output. The VENC also provides up to 24 bits of digital output to interface to RGB888 devices. The digital output is capable of 8/16-bit BT.656 output and/or CCIR.601 with separate horizontal and vertical syncs.

The Ethernet Media Access Controller (EMAC) provides an efficient interface between the DM644X MPU core processor and the network. The DM6443 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.

The Management Data Input/Output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system. Once a PHY candidate has been selected by the MPU, the DIO module transparently monitors its link state by reading the PHY status register. Link change events are stored in the MDIO module and can optionally interrupt the MPU, allowing the MPU to poll the link status of the device without continuously performing costly MDIO accesses.

The HPI, I2C, SPI, USB2.0, and VLYNQ ports allow DM6443 to easily control peripheral devices and/or communicate with host processors. The DM6443 also provides multimedia card support, MMC/SD, with SDIO support.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The DM6443 has a complete set of development tools for both the ARM and DSP. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code

下載 觀看帶字幕的視頻 視頻
TI 僅提供有限的設(shè)計支持

該產(chǎn)品對現(xiàn)有工程提供的 TI 設(shè)計支持有限。如可用,您將在產(chǎn)品文件夾中找到相關(guān)的配套資料、軟件和工具。對于使用該產(chǎn)品的現(xiàn)有設(shè)計,您可以在 TI E2ETM 支持論壇中申請支持,但針對該產(chǎn)品提供的支持有限。

技術(shù)文檔

star =有關(guān)此產(chǎn)品的 TI 精選熱門文檔
未找到結(jié)果。請清除搜索并重試。
查看全部 78
類型 標(biāo)題 下載最新的英語版本 日期
* 數(shù)據(jù)表 TMS320DM6443 Digital Media System-on-Chip 數(shù)據(jù)表 (Rev. G) 2010年 8月 30日
* 勘誤表 TMS320DM6443 Digital Media SoC Silicon Errata (Revs 2.3, 2.1, 1.3, 1.2, 1.1) (Rev. N) 2010年 8月 12日
應(yīng)用手冊 高速接口布局指南 (Rev. J) PDF | HTML 英語版 (Rev.J) PDF | HTML 2023年 3月 23日
應(yīng)用手冊 構(gòu)建小型嵌入式Linux 內(nèi)核示例 (Rev. A) 英語版 (Rev.A) 2013年 7月 30日
用戶指南 TMS320C6000 Assembly Language Tools v 7.4 User's Guide (Rev. W) 2012年 8月 21日
用戶指南 TMS320C6000 Optimizing Compiler v 7.4 User's Guide (Rev. U) 2012年 8月 21日
用戶指南 Emulation and Trace Headers Technical Reference Manual (Rev. I) 2012年 8月 9日
應(yīng)用手冊 Introduction to TMS320C6000 DSP Optimization 2011年 10月 6日
用戶指南 TMS320DM644x DMSoC 64-bit Timer User's Guide 2011年 8月 1日
用戶指南 TMS320C6000 Programmer's Guide (Rev. K) 2011年 7月 11日
用戶指南 TMS320DM644x DMSoC Inter-Integrated Circuit (I2C) Peripheral User's Guide (Rev. F) 2011年 3月 25日
用戶指南 TMS320DM644x DMSoC Video Processing Back End (VPBE) User's Guide (Rev. D) 2011年 1月 27日
用戶指南 TMS320DM644x DMSoC DDR2 Memory Controller User's Guide (Rev. E) 2011年 1月 12日
用戶指南 TMS320DM644x DMSoC EMAC/MDIO Module User's Guide (Rev. B) 2010年 12月 23日
用戶指南 TMS320DM644x DMSoC Video Processing Front End (VPFE) User's Guide (Rev. H) 2010年 8月 25日
用戶指南 TMS320DM644x DMSoC General-Purpose Input/Output (GPIO) User's Guide (Rev. A) 2010年 8月 19日
應(yīng)用手冊 TMS320DM6446/3 Power Consumption Summary (Rev. B) 2010年 8月 16日
用戶指南 TMS320DM644x DMSoC Pulse-Width Modulator (PWM) User's Guide (Rev. A) 2010年 8月 6日
用戶指南 TMS320C64x+ DSP Megamodule Reference Guide (Rev. K) 2010年 8月 3日
用戶指南 TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (Rev. J) 2010年 7月 30日
用戶指南 TMS320DM644x DMSoC ARM Subsystem Reference Guide (Rev. C) 2010年 7月 21日
應(yīng)用手冊 Migrating From TMS320DM644x v.2.1 ROM Bootloader to 2.3 Version 2010年 7月 20日
用戶指南 TMS320DM644x DMSoC Universal Serial Bus (USB) Controller User's Guide (Rev. G) 2010年 6月 2日
用戶指南 TMS320C6000 Assembly Language Tools v 7.0 User's Guide (Rev. S) 2010年 3月 18日
用戶指南 TMS320C6000 Optimizing Compiler v 7.0 User's Guide (Rev. Q) 2010年 3月 18日
應(yīng)用手冊 USB Compliance Checklist (Rev. A) 2010年 3月 10日
應(yīng)用手冊 Booting and Flashing via the DaVinci TMS320DM644x Serial Interface (Rev. A) 2009年 9月 10日
應(yīng)用手冊 LSP 2.10 DaVinci Linux Drivers (Rev. A) 2009年 7月 8日
應(yīng)用手冊 常用對象文件格式 (COFF) 2009年 4月 15日
用戶指南 TMS320DM644x DMSoC Asynchronous External Memory Interface (EMIF) User's Guide (Rev. C) 2009年 2月 24日
用戶指南 TMS320DM644x DMSoC Host Port Interface (HPI) User's Guide (Rev. B) 2009年 2月 22日
用戶指南 TMS320C64x+ DSP Cache User's Guide (Rev. B) 2009年 2月 11日
應(yīng)用手冊 Booting DaVinci EVM from NAND Flash (Rev. A) 2008年 12月 15日
應(yīng)用手冊 5 VIN solution using DCDC Controllers, a LDO, and a Digitally Prog. Sequencer 2008年 11月 24日
應(yīng)用手冊 Migrating from EDMA v2.0 to EDMA v3.0 TMS320C64X DSP (Rev. A) 2008年 8月 21日
更多文獻(xiàn)資料 達(dá)芬奇技術(shù)概述手冊 (Rev. B) 英語版 (Rev.B) 2008年 8月 12日
應(yīng)用手冊 Understanding the Davinci Preview Engine (Rev. A) 2008年 7月 23日
應(yīng)用手冊 Understanding TI's PCB Routing Rule-Based DDR Timing Specification (Rev. A) 2008年 7月 17日
應(yīng)用手冊 Understanding the Davinci Resizer (Rev. B) 2008年 7月 17日
應(yīng)用手冊 Implementing the DDR2 PCB Layout on the TMS320DM644x DMSoC (Rev. G) 2008年 6月 16日
用戶指南 TMS320DM644x DMSoC Multimedia Card (MMC)/Secure Digital (SD) Card Controller UG (Rev. D) 2008年 5月 27日
用戶指南 TMS320C6000 Assembly Language Tools v 6.1 User's Guide (Rev. Q) 2008年 5月 15日
用戶指南 TMS320C6000 Optimizing Compiler v 6.1 User's Guide (Rev. O) 2008年 5月 15日
用戶指南 TMS320C64x+ DSP Image/Video Processing Library (v2.0) Programmer's Reference (Rev. A) 2008年 5月 5日
應(yīng)用手冊 TMS320DM644x Thermal Considerations (Rev. A) 2008年 4月 23日
應(yīng)用手冊 TMS320DM6441 Power Consumption Summary Application Report 2008年 4月 8日
用戶指南 TMS320DM644x DMSoC Universal Asynchronous Receiver/Transmitter (UART) UG (Rev. A) 2008年 4月 8日
用戶指南 TMS320C64x+ DSP Little-Endian Library Programmer's Reference (Rev. B) 2008年 3月 6日
用戶指南 TMS320DM644x DMSoC Enhanced Direct Memory Access (EDMA) Controller User's Guide (Rev. D) 2008年 2月 25日
用戶指南 TMS320DM644x DMSoC VLYNQ Port User's Guide (Rev. A) 2007年 9月 20日
用戶指南 TMS320DM644x DMSoC Audio Serial Port (ASP) User's Guide (Rev. B) 2007年 9月 17日
應(yīng)用手冊 Running Demo via ddd on the DVEVM 2007年 7月 30日
應(yīng)用手冊 Using Static IP Between Linux Host and the DVEVM 2007年 7月 30日
應(yīng)用手冊 Compact Flash (CF) Support on the DVEVM 2007年 7月 25日
應(yīng)用手冊 Host USB Support on the DVEVM 2007年 7月 20日
應(yīng)用手冊 Decode Demo for the DaVinci DVEVM/DVSDK 1.2 (Rev. A) 2007年 6月 27日
應(yīng)用手冊 Digital Video Using DaVinci SoC 2007年 6月 27日
應(yīng)用手冊 Encode Demo for the DaVinci DVEVM/DVSDK 1.2 (Rev. A) 2007年 6月 27日
應(yīng)用手冊 EncodeDecode Demo for the DaVinci DVEVM/DVSDK 1.2 (Rev. A) 2007年 6月 27日
用戶指南 TMS320DM644x DMSoC Peripherals Overview Reference Guide (Rev. C) 2007年 4月 18日
產(chǎn)品概述 TMS320C6000 DSP TCP/IP Stack Software (Rev. C) 2007年 4月 4日
EVM 用戶指南 TMS320DM644x DVEVM Windows CE v5.0 BSP Codec Engine User’s Guide 2007年 3月 23日
EVM 用戶指南 TMS320DM644x DVEVM Windows CE v5.0 Codec Engine Binary User's Guide 2007年 3月 23日
產(chǎn)品概述 DaVinci Technology - Digital Video Innovation Product Bulletin (Rev. D) 2007年 2月 13日
更多文獻(xiàn)資料 Overview of DaVinci? TMS320DM644x Digital Media Portfolio (Rev. B) 2007年 2月 13日
用戶指南 TMS320DM644x DMSoC Serial Peripheral Interface (SPI) User's Guide (Rev. A) 2007年 2月 7日
應(yīng)用手冊 Basic Application Loading over the Serial Interface for the DaVinci TMS320DM644x 2006年 12月 21日
產(chǎn)品概述 Portable Media Player Based on DaVinci Technology 2006年 11月 14日
產(chǎn)品概述 Universal IP Player Solution from ATEME 2006年 11月 2日
應(yīng)用手冊 DaVinci System Level Benchmarking Measurements 2006年 9月 28日
產(chǎn)品概述 DaVinci Benchmarks Product Bulletin (Rev. A) 2006年 9月 12日
應(yīng)用手冊 Fast Development with DaVinci On Screen Display (OSD) 2006年 7月 6日
用戶指南 TMS320C64x+ DSP Big-Endian Library Programmer's Reference 2006年 3月 10日
用戶指南 TMS320C64x+ Image/Video Processing Library Programmer's Reference 2006年 3月 10日
應(yīng)用手冊 Migrating from EDMA v2.0 to EDMA v3.0 for TMS320DM644X DMSoC 2005年 12月 3日
用戶指南 TMS320DM644x DMSoC ATA Controller User's Guide 2005年 12月 3日
用戶指南 TMS320DM644x DMSoC DSP Subsystem Reference Guide 2005年 12月 3日
應(yīng)用手冊 Migrating from TMS320C64x to TMS320C64x+ (Rev. A) 2005年 10月 20日

設(shè)計和開發(fā)

如需其他信息或資源,請點擊以下任一標(biāo)題進(jìn)入詳情頁面查看(如有)。

調(diào)試探針

TMDSEMU200-U — XDS200 USB 調(diào)試探針

XDS200 是用于調(diào)試 TI 嵌入式器件的調(diào)試探針(仿真器)。與低成本的 XDS110 和高性能的 XDS560v2 相比,XDS200 在低成本和高性能之間實現(xiàn)了平衡;并在單個倉體中支持廣泛的標(biāo)準(zhǔn)(IEEE1149.1、IEEE1149.7、SWD)。所有 XDS 調(diào)試探針在所有具有嵌入式跟蹤緩沖器 (ETB) 的 Arm® 和 DSP 處理器中均支持內(nèi)核和系統(tǒng)跟蹤。對于引腳上的內(nèi)核跟蹤,則需要使用 XDS560v2 PRO TRACE

XDS200 通過 TI 20 引腳連接器(帶有適用于 TI 14 引腳、Arm Cortex® 10 引腳和 Arm 20 (...)

TI.com 上無現(xiàn)貨
調(diào)試探針

TMDSEMU560V2STM-U — XDS560? 軟件 v2 系統(tǒng)跟蹤 USB 調(diào)試探針

XDS560v2 是 XDS560™ 系列調(diào)試探針中性能非常出色的產(chǎn)品,同時支持傳統(tǒng) JTAG 標(biāo)準(zhǔn) (IEEE1149.1) 和 cJTAG (IEEE1149.7)。請注意,它不支持串行線調(diào)試 (SWD)。

所有 XDS 調(diào)試探針在所有具有嵌入式跟蹤緩沖器 (ETB) 的 ARM 和 DSP 處理器中均支持內(nèi)核和系統(tǒng)跟蹤。對于引腳上的跟蹤,需要 XDS560v2 PRO TRACE。

XDS560v2 通過 MIPI HSPT 60 引腳連接器(帶有多個用于 TI 14 引腳、TI 20 引腳和 ARM 20 引腳的適配器)連接到目標(biāo)板,并通過 USB2.0 高速 (480Mbps) (...)

TI.com 上無現(xiàn)貨
調(diào)試探針

TMDSEMU560V2STM-UE — Spectrum Digital XDS560v2 系統(tǒng)跟蹤 USB 和以太網(wǎng)

XDS560v2 System Trace 是 XDS560v2 系列高性能 TI 處理器調(diào)試探針(仿真器)的第一種型號。XDS560v2 是 XDS 系列調(diào)試探針中性能最高的一款,同時支持傳統(tǒng) JTAG 標(biāo)準(zhǔn) (IEEE1149.1) 和 cJTAG (IEEE1149.7)。

XDS560v2 System Trace 在其巨大的外部存儲器緩沖區(qū)中加入了系統(tǒng)引腳跟蹤。這種外部存儲器緩沖區(qū)適用于指定的 TI 器件,通過捕獲相關(guān)器件級信息,獲得準(zhǔn)確的總線性能活動和吞吐量,并對內(nèi)核和外設(shè)進(jìn)行電源管理。此外,對于帶有嵌入式緩沖跟蹤器 (ETB) 的所有 ARM 和 DSP 處理器,所有 XDS (...)

TI.com 上無現(xiàn)貨
調(diào)試探針

LB-3P-TRACE32-DSP — 適用于數(shù)字信號處理器 (DSP) 的 Lauterbach TRACE32 調(diào)試和跟蹤系統(tǒng)

Lauterbach‘s TRACE32? tools are a suite of leading-edge hardware and software components that enables developers to analyze, optimize and certify all kinds of single- or multi-core Digital Signal processors (DSPs) which are a popular choice for audio and video processing as well as radar data (...)

來源:Lauterbach GmbH
軟件開發(fā)套件 (SDK)

LINUXDVSDK-DV — Linux 數(shù)字視頻軟件開發(fā)套件 (DVSDK) v2x/v3x - 達(dá)芬奇數(shù)字媒體處理器

2010 年 10 月生效 - Linux DVSDK v4 已發(fā)布。對于上面未列出的 DaVinci? 器件,請在 TI.com 上搜索您的器件型號;此產(chǎn)品頁面將提供指向您當(dāng)前 DVSDK 的鏈接。

借助 Linux? 數(shù)字視頻軟件開發(fā)套件 (DVSDK),DaVinci 系統(tǒng)集成人員能快速開發(fā)可在 DaVinci 系列不同器件間輕松移植的 Linux 多媒體應(yīng)用。每個 DVSDK 都包含一套預(yù)先測試的操作系統(tǒng)、應(yīng)用框架和具有示例程序的編解碼器庫,這些示例程序演示了從外設(shè)流入和流出音頻和視頻數(shù)據(jù)的實時解碼和編碼過程。對于配備 DSP 內(nèi)核的 DaVinci 器件,DVSDK (...)

應(yīng)用軟件和框架

TMDMFP — 多媒體框架產(chǎn)品 (MFP) - 編解碼器引擎,框架組件和 xDAIS

Multimedia Framework Products (MFP)

A major advantage of programmable DSPs over fixed-function devices is their ability to accelerate multiple multimedia functions in a single device. TI multimedia framework products are designed to enable users to easily share a DSP between algorithms by handling (...)

用戶指南: PDF
驅(qū)動程序或庫

SPRC122 C62x/C64x Fast Run-Time Support Library

The C62x/64x FastRTS Library is an optimized, floating-point function library for C programmers using either TMS320C62x or TMS320C64x devices. These routines are typically used in computationally intensive real-time applications where optimal execution speed is critical. By replacing the current (...)

支持的產(chǎn)品和硬件

支持的產(chǎn)品和硬件

產(chǎn)品
數(shù)字信號處理器 (DSP)
SM320C6201-EP 增強(qiáng)型產(chǎn)品 C6201 定點 DSP SM320C6455-EP C6455 定點 DSP(增強(qiáng)型產(chǎn)品) SMJ320C6201B 軍用定點數(shù)字信號處理器 SMJ320C6203 軍用級 C62x 定點 DSP - 陶瓷封裝 TMS320C6202B C62x 定點 DSP- 高達(dá) 300MHz、384KB TMS320C6204 定點數(shù)字信號處理器 TMS320C6205 定點數(shù)字信號處理器 TMS320C6211B C62x 定點 DSP- 高達(dá) 167MHz TMS320C6412 C64x 定點 DSP- 高達(dá) 720MHz、McBSP、McASP、I2cC、以太網(wǎng) TMS320C6414 C64x 定點 DSP - 高達(dá) 720MHz、McBSP TMS320C6414T C64x 定點 DSP - 高達(dá) 1GHz、McBSP TMS320C6415 C64x 定點 DSP - 高達(dá) 720MHz、McBSP、PCI TMS320C6415T C64x 定點 DSP - 高達(dá) 850MHz、McBSP、PCI TMS320C6416 C64x 定點 DSP- 高達(dá) 720MHz、McBSP、PCI、VCP/TCP TMS320C6416T C64x 定點 DSP - 高達(dá) 850MHz、McBSP、PCI、VCP/TCP TMS320C6421 C64x+ 定點 DSP - 高達(dá) 600MHz、8 位 EMIFA、16 位 DDR2、SDRAM TMS320C6421Q C64x+ 定點 DSP- 高達(dá) 600MHz、8 位 EMIFA、16 位 DDR2 TMS320C6424 C64x+ 定點 DSP - 高達(dá) 600MHz、16/8 位 EMIFA、32/16 位 DDR2、SDRAM TMS320C6424Q C64x+ 定點 DSP - 高達(dá) 600MHz、16/8 位 EMIFA、32/16 位 DDR2 TMS320C6452 C64x+ 定點 DSP- 高達(dá) 900MHz、1Gbps 以太網(wǎng) TMS320C6454 C64x+ 定點 DSP - 高達(dá) 1GHz、64 位 EMIFA、32/16 位 DDR2、1Gbps 以太網(wǎng) TMS320C6455 C64x+ 頻率高達(dá) 1.2GHz、具有 64 位 EMIFA、32 位和 16 位 DDR2、1Gbps 以太網(wǎng)的定點 DSP TMS320C6457 通信基礎(chǔ)設(shè)施數(shù)字信號處理器 TMS320C6474 多核數(shù)字信號處理器 TMS320DM640 視頻/成像定點數(shù)字信號處理器 TMS320DM641 視頻/成像定點數(shù)字信號處理器 TMS320DM642 視頻/成像定點數(shù)字信號處理器 TMS320DM642Q 視頻/成像定點數(shù)字信號處理器 TMS320DM6431 數(shù)字媒體處理器 TMS320DM6431Q 數(shù)字媒體處理器,性能高達(dá) 2400MIPS、300MHz 時鐘速率 TMS320DM6433 數(shù)字媒體處理器 TMS320DM6435 數(shù)字媒體處理器 TMS320DM6435Q 數(shù)字媒體處理器,性能高達(dá) 4800MIPS、600MHz 時鐘速率、1 個 McASP、1 個 McBSP TMS320DM6437 數(shù)字媒體處理器 TMS320DM6437Q 數(shù)字媒體處理器,性能高達(dá) 4800MIPS、600MHz 時鐘速率、1 個 McASP、2 個 McBSP TMS320DM6441 達(dá)芬奇數(shù)字媒體片上系統(tǒng) TMS320DM6443 達(dá)芬奇數(shù)字媒體片上系統(tǒng) TMS320DM6446 達(dá)芬奇數(shù)字媒體片上系統(tǒng)
驅(qū)動程序或庫

TELECOMLIB — 用于 TMS320C64x+ 和 TMS320C55x 處理器的電信和媒體庫 - FAXLIB、VoLIB 和 AEC/AER

Voice Library - VoLIB provides components that, together, facilitate the development of the signal processing chain for Voice over IP applications such as infrastructure, enterprise, residential gateways and IP phones. Together with optimized implementations of ITU-T voice codecs, that can be (...)
軟件編解碼器

C64XPLUSCODECS — 編解碼器 - 視頻和語音 - 基于 C64x+ 的器件(OMAP35x、C645x、C647x、DM646、DM644x 和 DM643x)

TI 編解碼器免費(fèi)提供,附帶生產(chǎn)許可且現(xiàn)在可供下載。所有編解碼器均經(jīng)過生產(chǎn)環(huán)境測試,可輕松集成到視頻和語音應(yīng)用中。點擊“獲取軟件”按鈕(上方),獲取經(jīng)過測試的最新編解碼器版本。該頁面及每個安裝程序中都包含有數(shù)據(jù)表和發(fā)布說明。

其他信息:

軟件編解碼器

DM644XCODECS 用于 DM644x 的編解碼器 - 軟件和文檔

TI codecs are free, come with production licensing and are available for download now. All are production-tested for easy integration into audio, video and voice applications. Click GET SOFTWARE button (above) to access the most recent, tested codec versions available. Datasheets and Release Notes (...)

支持的產(chǎn)品和硬件

支持的產(chǎn)品和硬件

產(chǎn)品
數(shù)字信號處理器 (DSP)
SM320DM6446-HIREL 高可靠性產(chǎn)品數(shù)字媒體 DM6446 處理器 TMS320DM6441 達(dá)芬奇數(shù)字媒體片上系統(tǒng) TMS320DM6443 達(dá)芬奇數(shù)字媒體片上系統(tǒng) TMS320DM6446 達(dá)芬奇數(shù)字媒體片上系統(tǒng)
下載選項
仿真模型

DM6443 ZWT BSDL Model

SPRM204.ZIP (10 KB) - BSDL Model
仿真模型

DM6443 ZWT BSDL version 2.1 Model (Rev. A)

SPRM326A.ZIP (8 KB) - BSDL Model
仿真模型

DM6443 ZWT IBIS Model

SPRM199.ZIP (112 KB) - IBIS Model
封裝 引腳 CAD 符號、封裝和 3D 模型
NFBGA (ZWT) 361 Ultra Librarian

訂購和質(zhì)量

包含信息:
  • RoHS
  • REACH
  • 器件標(biāo)識
  • 引腳鍍層/焊球材料
  • MSL 等級/回流焊峰值溫度
  • MTBF/時基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續(xù)可靠性監(jiān)測
包含信息:
  • 制造廠地點
  • 封裝廠地點

支持和培訓(xùn)

視頻