ADC10D1500

正在供貨

10 位、雙通道 1.5GSPS 或單通道 3.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC)

產(chǎn)品詳情

Sample rate (max) (Msps) 1500, 3000 Resolution (Bits) 10 Number of input channels 1, 2 Interface type Parallel LVDS Analog input BW (MHz) 2800 Features Ultra High Speed Rating Catalog Peak-to-peak input voltage range (V) 0.8 Power consumption (typ) (mW) 3140 Architecture Folding Interpolating SNR (dB) 57 ENOB (Bits) 9.1 SFDR (dB) 70 Operating temperature range (°C) -40 to 85 Input buffer Yes
Sample rate (max) (Msps) 1500, 3000 Resolution (Bits) 10 Number of input channels 1, 2 Interface type Parallel LVDS Analog input BW (MHz) 2800 Features Ultra High Speed Rating Catalog Peak-to-peak input voltage range (V) 0.8 Power consumption (typ) (mW) 3140 Architecture Folding Interpolating SNR (dB) 57 ENOB (Bits) 9.1 SFDR (dB) 70 Operating temperature range (°C) -40 to 85 Input buffer Yes
PBGA (NXA) 292 729 mm2 27 x 27
  • Excellent Accuracy and Dynamic Performance
  • Pin Compatible with ADC12D1000/1600/1800
  • Low Power Consumption, Further Reduced at Lower Fs
  • Internally Terminated, Buffered, Differential Analog Inputs
  • R/W SPI Interface for Extended Control Mode
  • Dual-Edge Sampling Mode, in Which the I- and Q-channels Sample One Input at Twice the Sampling Clock Rate
  • Test Patterns at Output for System Debug
  • Programmable 15-bit Gain and 12-bit Plus Sign Offset
  • Programmable tAD Adjust Feature
  • 1:1 Non-demuxed or 1:2 Demuxed LVDS Outputs
  • AutoSync Feature for Multi-Chip Systems
  • Single 1.9V ± 0.1V Power Supply
  • 292-Ball BGA Package (27mm x 27mm x 2.4mm with 1.27mm Ball-Pitch); No Heat Sink Required

All trademarks are the property of their respective owners.

  • Excellent Accuracy and Dynamic Performance
  • Pin Compatible with ADC12D1000/1600/1800
  • Low Power Consumption, Further Reduced at Lower Fs
  • Internally Terminated, Buffered, Differential Analog Inputs
  • R/W SPI Interface for Extended Control Mode
  • Dual-Edge Sampling Mode, in Which the I- and Q-channels Sample One Input at Twice the Sampling Clock Rate
  • Test Patterns at Output for System Debug
  • Programmable 15-bit Gain and 12-bit Plus Sign Offset
  • Programmable tAD Adjust Feature
  • 1:1 Non-demuxed or 1:2 Demuxed LVDS Outputs
  • AutoSync Feature for Multi-Chip Systems
  • Single 1.9V ± 0.1V Power Supply
  • 292-Ball BGA Package (27mm x 27mm x 2.4mm with 1.27mm Ball-Pitch); No Heat Sink Required

All trademarks are the property of their respective owners.

The ADC10D1000/1500 is the latest advance in TI's Ultra-High-Speed ADC family. This low-power, high-performance CMOS analog-to-digital converter digitizes signals at 10-bit resolution for dual channels at sampling rates of up to 1.0/1.5 GSPS (Non-DES Mode) or for a single channel up to 2.0/3.0 GSPS (DES Mode). The ADC10D1000/1500 achieves excellent accuracy and dynamic performance while dissipating less than 2.8/3.6 Watts. The product is packaged in a leaded or lead-free 292-ball thermally enhanced BGA package over the rated industrial temperature range of -40°C to +85°C.

The ADC10D1000/1500 builds upon the features, architecture and functionality of the 8-bit GHz family of ADCs. An expanded feature set includes AutoSync for multi-chip synchronization, 15-bit programmable gain and 12-bit plus sign programmable offset adjustment for each channel. The improved internal track-and-hold amplifier and the extended self-calibration scheme enable a very flat response of all dynamic parameters beyond Nyquist, producing 9.1/9.0 Effective Number of Bits (ENOB) with a 100 MHz input signal and a 1.0/1.5 GHz sample rate while providing a 10-18 Code Error Rate (CER) Dissipating a typical 2.77/3.59 Watts in Non-Demultiplex Mode at 1.0/1.5 GSPS from a single 1.9V supply, this device is specified to have no missing codes over the full operating temperature range.

Each channel has its own independent DDR Data Clock, DCLKI and DCLKQ, which are in phase when both channels are powered up, so that only one Data Clock could be used to capture all data, which is sent out at the same rate as the input sample clock. If the 1:2 Demux Mode is selected, a second 10-bit LVDS bus becomes active for each channel, such that the output data rate is sent out two times slower to relax data-capture timing requirements. The part can also be used as a single 2.0/3.0 GSPS ADC to sample one of the I or Q inputs. The output formatting can be programmed to be offset binary or two's complement and the Low Voltage Differential Signaling (LVDS) digital outputs are compatible with IEEE 1596.3-1996, with the exception of an adjustable common mode voltage between 0.8V and 1.2V to allow for power reduction for well-controlled back planes.

The ADC10D1000/1500 is the latest advance in TI's Ultra-High-Speed ADC family. This low-power, high-performance CMOS analog-to-digital converter digitizes signals at 10-bit resolution for dual channels at sampling rates of up to 1.0/1.5 GSPS (Non-DES Mode) or for a single channel up to 2.0/3.0 GSPS (DES Mode). The ADC10D1000/1500 achieves excellent accuracy and dynamic performance while dissipating less than 2.8/3.6 Watts. The product is packaged in a leaded or lead-free 292-ball thermally enhanced BGA package over the rated industrial temperature range of -40°C to +85°C.

The ADC10D1000/1500 builds upon the features, architecture and functionality of the 8-bit GHz family of ADCs. An expanded feature set includes AutoSync for multi-chip synchronization, 15-bit programmable gain and 12-bit plus sign programmable offset adjustment for each channel. The improved internal track-and-hold amplifier and the extended self-calibration scheme enable a very flat response of all dynamic parameters beyond Nyquist, producing 9.1/9.0 Effective Number of Bits (ENOB) with a 100 MHz input signal and a 1.0/1.5 GHz sample rate while providing a 10-18 Code Error Rate (CER) Dissipating a typical 2.77/3.59 Watts in Non-Demultiplex Mode at 1.0/1.5 GSPS from a single 1.9V supply, this device is specified to have no missing codes over the full operating temperature range.

Each channel has its own independent DDR Data Clock, DCLKI and DCLKQ, which are in phase when both channels are powered up, so that only one Data Clock could be used to capture all data, which is sent out at the same rate as the input sample clock. If the 1:2 Demux Mode is selected, a second 10-bit LVDS bus becomes active for each channel, such that the output data rate is sent out two times slower to relax data-capture timing requirements. The part can also be used as a single 2.0/3.0 GSPS ADC to sample one of the I or Q inputs. The output formatting can be programmed to be offset binary or two's complement and the Low Voltage Differential Signaling (LVDS) digital outputs are compatible with IEEE 1596.3-1996, with the exception of an adjustable common mode voltage between 0.8V and 1.2V to allow for power reduction for well-controlled back planes.

下載 觀看帶字幕的視頻 視頻

技術(shù)文檔

star =有關(guān)此產(chǎn)品的 TI 精選熱門文檔
未找到結(jié)果。請(qǐng)清除搜索并重試。
查看全部 9
類型 標(biāo)題 下載最新的英語(yǔ)版本 日期
* 數(shù)據(jù)表 ADC10D1000/1500 Low Power, 10-Bit, Dual 1.0/1.5 GSPS or Single 2.0/3.0 GSPS ADC 數(shù)據(jù)表 (Rev. Q) 2013年 3月 15日
應(yīng)用手冊(cè) AN-2132 Synchronizing Multiple GSPS ADCs in a System: The AutoSync Feature (Rev. G) 2017年 2月 3日
應(yīng)用手冊(cè) Signal Chain Noise Figure Analysis 2014年 10月 29日
應(yīng)用手冊(cè) Maximizing SFDR Performance in the GSPS ADC: Spur Sources and Methods of Mitigat 2013年 12月 9日
應(yīng)用手冊(cè) AN-2128 ADC1xD1x00 Pin Compatibility (Rev. C) 2013年 5月 1日
用戶指南 Schematic and Layout Recommendations for the GSPS ADC 2013年 4月 29日
應(yīng)用手冊(cè) AN-2177 Using the LMH6554 as a ADC Driver (Rev. A) 2013年 4月 26日
應(yīng)用手冊(cè) From Sample Instant to Data Output: Understanding Latency in the GSPS ADC 2012年 12月 18日
用戶指南 ADC10D1500/1000 10-Bit Dual 1.5/1.0 GSPS or Single 3.0/2.0 GSPS AD Converter UG 2012年 1月 25日

設(shè)計(jì)和開發(fā)

如需其他信息或資源,請(qǐng)點(diǎn)擊以下任一標(biāo)題進(jìn)入詳情頁(yè)面查看(如有)。

評(píng)估板

ADC-LD-BB — ADC 低失真不平衡變壓器板

One ADC-LD-BB board is included in the hardware kit with the GSPS analog-to-digital converter (ADC) reference boards. Since the analog inputs to the ADC1xDxx00RB are differential and most signal sources are single ended, these balun boards are generally used to achieve (...)

用戶指南: PDF
TI.com 上無現(xiàn)貨
支持軟件

WAVEVISION5 WaveVision 5 Software

WaveVision 5 software is part of the WaveVision evaluation system that also includes WaveVision 5 Data Capture Board. The WaveVision 5 system is an easy-to-use data acquisition and analysis tool, designed to help users evaluate Texas Instruments' Signal Path solutions.

While WaveVision 5 software (...)

支持的產(chǎn)品和硬件

支持的產(chǎn)品和硬件

產(chǎn)品
高速 ADC (≥10 MSPS)
ADC08D1020 8 位、雙路 1.0GSPS 或單路 2.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC08D1520 8 位、雙通道 1.5GSPS 或單通道 3.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC10D1000 10 位、雙通道 1.0GSPS 或單通道 2.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC10D1500 10 位、雙通道 1.5GSPS 或單通道 3.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC10DV200 雙通道、10 位、200MSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1000 12 位、雙通道 1.0GSPS 或單通道 2.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1000RF 12 位、雙通道 1.0GSPS 或單通道 2.0GSPS 射頻采樣模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1600 12 位、雙通道 1.6GSPS 或單通道 3.2GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1600RF 12 位雙通道 1.6GSPS 或單通道 3.2GSPS 射頻采樣模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1800 12 位、雙通道 1.8GSPS 或單通道 3.6GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1800RF 12 位、雙通道 1.8GSPS 或單通道 3.6GSPS、射頻采樣模數(shù)轉(zhuǎn)換器 (ADC) ADC12D500RF 12 位、雙通道 500MSPS 或單通道 1.0GSPS 射頻采樣模數(shù)轉(zhuǎn)換器 (ADC) ADC12D800RF 12 位、雙通道 800MSPS 或單通道 1.6GSPS 射頻采樣模數(shù)轉(zhuǎn)換器 (ADC) ADC14DC080 雙通道、14 位、80MSPS、1.0GHz 輸入帶寬模數(shù)轉(zhuǎn)換器 (ADC) ADC16DV160 雙通道、16 位、160MSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC16V130 16 位、130MSPS 模數(shù)轉(zhuǎn)換器 (ADC)
硬件開發(fā)
評(píng)估板
ADC12D1600RB 12 位雙路 1.6/1.8 GSPS 或單路 3.2/3.6 GSPS A/D 轉(zhuǎn)換器參考板 LM98640CVAL 具有 LVDS 輸出的雙通道、14 位、40 MSPS 模擬前端 WAVEVSN-BRD-5.1 WaveVision 5 數(shù)據(jù)捕獲板(5.1 版)
軟件
應(yīng)用軟件和框架
WAVEVISION5 Data Acquisition and Analysis Software
模擬工具

PSPICE-FOR-TI — PSpice? for TI 設(shè)計(jì)和仿真工具

PSpice? for TI 可提供幫助評(píng)估模擬電路功能的設(shè)計(jì)和仿真環(huán)境。此功能齊全的設(shè)計(jì)和仿真套件使用 Cadence? 的模擬分析引擎。PSpice for TI 可免費(fèi)使用,包括業(yè)內(nèi)超大的模型庫(kù)之一,涵蓋我們的模擬和電源產(chǎn)品系列以及精選的模擬行為模型。

借助?PSpice for TI 的設(shè)計(jì)和仿真環(huán)境及其內(nèi)置的模型庫(kù),您可對(duì)復(fù)雜的混合信號(hào)設(shè)計(jì)進(jìn)行仿真。創(chuàng)建完整的終端設(shè)備設(shè)計(jì)和原型解決方案,然后再進(jìn)行布局和制造,可縮短產(chǎn)品上市時(shí)間并降低開發(fā)成本。?

在?PSpice for TI 設(shè)計(jì)和仿真工具中,您可以搜索 TI (...)
參考設(shè)計(jì)

TIDA-00113 — 在單通道模式或雙通道模式下針對(duì)高帶寬應(yīng)用驅(qū)動(dòng) GSPS ADC

該設(shè)計(jì)旨在幫助系統(tǒng)設(shè)計(jì)人員權(quán)衡利弊,推動(dòng)具有每秒千兆取樣率的 ADC(采用平衡-非平衡變壓器配置)在帶寬應(yīng)用中的應(yīng)用,并對(duì)該實(shí)施過程進(jìn)行優(yōu)化。需考慮的權(quán)衡因素包括平衡-非平衡變壓器的結(jié)構(gòu)、插入損耗、動(dòng)態(tài)性能、可配置性和實(shí)施的簡(jiǎn)便性。拓?fù)浜筒季衷趦?yōu)化系統(tǒng)性能的過程中尤為重要,這也正是這些設(shè)計(jì)能夠有助于縮短設(shè)計(jì)周期的原因所在。
設(shè)計(jì)指南: PDF
原理圖: PDF
封裝 引腳 CAD 符號(hào)、封裝和 3D 模型
PBGA (NXA) 292 Ultra Librarian

訂購(gòu)和質(zhì)量

包含信息:
  • RoHS
  • REACH
  • 器件標(biāo)識(shí)
  • 引腳鍍層/焊球材料
  • MSL 等級(jí)/回流焊峰值溫度
  • MTBF/時(shí)基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續(xù)可靠性監(jiān)測(cè)
包含信息:
  • 制造廠地點(diǎn)
  • 封裝廠地點(diǎn)

推薦產(chǎn)品可能包含與 TI 此產(chǎn)品相關(guān)的參數(shù)、評(píng)估模塊或參考設(shè)計(jì)。

支持和培訓(xùn)

可獲得 TI 工程師技術(shù)支持的 TI E2E? 論壇

所有內(nèi)容均由 TI 和社區(qū)貢獻(xiàn)者按“原樣”提供,并不構(gòu)成 TI 規(guī)范。請(qǐng)參閱使用條款。

如果您對(duì)質(zhì)量、包裝或訂購(gòu) TI 產(chǎn)品有疑問,請(qǐng)參閱 TI 支持。??????????????

視頻