產(chǎn)品詳情

Sample rate (max) (Msps) 160 Resolution (Bits) 16 Number of input channels 2 Interface type DDR LVDS, Parallel LVDS Analog input BW (MHz) 1400 Features High Performance Rating Catalog Peak-to-peak input voltage range (V) 2, 2.4 Power consumption (typ) (mW) 1340 Architecture Pipeline SNR (dB) 78 ENOB (Bits) 12.3 SFDR (dB) 95 Operating temperature range (°C) -40 to 85 Input buffer No
Sample rate (max) (Msps) 160 Resolution (Bits) 16 Number of input channels 2 Interface type DDR LVDS, Parallel LVDS Analog input BW (MHz) 1400 Features High Performance Rating Catalog Peak-to-peak input voltage range (V) 2, 2.4 Power consumption (typ) (mW) 1340 Architecture Pipeline SNR (dB) 78 ENOB (Bits) 12.3 SFDR (dB) 95 Operating temperature range (°C) -40 to 85 Input buffer No
VQFNP (NKE) 68 100 mm2 10 x 10
  • Low Power Consumption
  • On-Chip Precision Reference and Sample-and-Hold Circuit
  • On-Chip Automatic Calibration During Power-Up
  • Dual Data Rate LVDS Output Port
  • Dual Supplies: 1.8V and 3.0V Operation
  • Selectable Input Range: 2.4 and 2.0 VPP
  • Sampling Edge Flipping with Clock Divider by 2 Option
  • Internal Clock Divide by 1 or 2
  • On-Chip Low Jitter Duty-Cycle Stabilizer
  • Power-Down and Sleep Modes
  • Output Fixed Pattern Generation
  • Output Clock Position Adjustment
  • 3-Wire SPI
  • Offset Binary or 2's Complement Data Format
  • 68-Pin VQFN Package (10x10x0.8, 0.5mm Pin-Pitch)

Key Specifications

  • Resolution: 16 Bits
  • Conversion Rate: 160 MSPS
  • SNR (@FIN = 30 MHz): 78 dBFS (typ)
  • SNR (@FIN = 197 MHz): 76 dBFS (typ)
  • SFDR (@FIN = 30 MHz): 95 dBFS (typ)
  • SFDR (@FIN = 197 MHz): 89 dBFS (typ)
  • Full Power Bandwidth: 1.4 GHz (typ)
  • Power Consumption:
    • Core per channel: 612 mW (typ)
    • LVDS Driver: 117 mW (typ)
    • Total: 1.3W (typ)
  • Operating Temperature Range (-40°C ~ 85°C)
  • Low Power Consumption
  • On-Chip Precision Reference and Sample-and-Hold Circuit
  • On-Chip Automatic Calibration During Power-Up
  • Dual Data Rate LVDS Output Port
  • Dual Supplies: 1.8V and 3.0V Operation
  • Selectable Input Range: 2.4 and 2.0 VPP
  • Sampling Edge Flipping with Clock Divider by 2 Option
  • Internal Clock Divide by 1 or 2
  • On-Chip Low Jitter Duty-Cycle Stabilizer
  • Power-Down and Sleep Modes
  • Output Fixed Pattern Generation
  • Output Clock Position Adjustment
  • 3-Wire SPI
  • Offset Binary or 2's Complement Data Format
  • 68-Pin VQFN Package (10x10x0.8, 0.5mm Pin-Pitch)

Key Specifications

  • Resolution: 16 Bits
  • Conversion Rate: 160 MSPS
  • SNR (@FIN = 30 MHz): 78 dBFS (typ)
  • SNR (@FIN = 197 MHz): 76 dBFS (typ)
  • SFDR (@FIN = 30 MHz): 95 dBFS (typ)
  • SFDR (@FIN = 197 MHz): 89 dBFS (typ)
  • Full Power Bandwidth: 1.4 GHz (typ)
  • Power Consumption:
    • Core per channel: 612 mW (typ)
    • LVDS Driver: 117 mW (typ)
    • Total: 1.3W (typ)
  • Operating Temperature Range (-40°C ~ 85°C)

The ADC16DV160 is a monolithic dual channel high performance CMOS analog-to-digital converter capable of converting analog input signals into 16-bit digital words at rates up to 160 Mega Samples Per Second (MSPS). This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and external component count while providing excellent dynamic performance. Automatic power-up calibration enables excellent dynamic performance and reduces part-to-part variation, and the ADC16DV160 can be re-calibrated at any time through the 3-wire Serial Peripheral Interface (SPI). An integrated low noise and stable voltage reference and differential reference buffer amplifier eases board level design. The on-chip duty cycle stabilizer with low additive jitter allows a wide range of input clock duty cycles without compromising dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1.4 GHz. The interface between the ADC16DV160 and a receiver block can be easily verified and optimized via fixed pattern generation and output clock position features. The digital data is provided via dual data rate LVDS outputs – making possible the 68-pin, 10 mm x 10 mm VQFN package. The ADC16DV160 operates on dual power supplies of +1.8V and +3.0V with a power-down feature to reduce power consumption to very low levels while allowing fast recovery to full operation.

The ADC16DV160 is a monolithic dual channel high performance CMOS analog-to-digital converter capable of converting analog input signals into 16-bit digital words at rates up to 160 Mega Samples Per Second (MSPS). This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and external component count while providing excellent dynamic performance. Automatic power-up calibration enables excellent dynamic performance and reduces part-to-part variation, and the ADC16DV160 can be re-calibrated at any time through the 3-wire Serial Peripheral Interface (SPI). An integrated low noise and stable voltage reference and differential reference buffer amplifier eases board level design. The on-chip duty cycle stabilizer with low additive jitter allows a wide range of input clock duty cycles without compromising dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1.4 GHz. The interface between the ADC16DV160 and a receiver block can be easily verified and optimized via fixed pattern generation and output clock position features. The digital data is provided via dual data rate LVDS outputs – making possible the 68-pin, 10 mm x 10 mm VQFN package. The ADC16DV160 operates on dual power supplies of +1.8V and +3.0V with a power-down feature to reduce power consumption to very low levels while allowing fast recovery to full operation.

下載 觀看帶字幕的視頻 視頻

技術(shù)文檔

star =有關(guān)此產(chǎn)品的 TI 精選熱門文檔
未找到結(jié)果。請(qǐng)清除搜索并重試。
查看全部 10
類型 標(biāo)題 下載最新的英語版本 日期
* 數(shù)據(jù)表 Dual Channel, 16-Bit, 160 MSPS Analog-to-Digital Converter with DDR LVDS Outputs 數(shù)據(jù)表 (Rev. H) 2013年 2月 19日
應(yīng)用手冊(cè) Design Considerations for Avoiding Timing Errors during High-Speed ADC, LVDS Dat (Rev. A) 2015年 5月 22日
應(yīng)用手冊(cè) Signal Chain Noise Figure Analysis 2014年 10月 29日
應(yīng)用手冊(cè) Why Use Oversampling when Undersampling Can Do the Job? (Rev. A) 2013年 7月 19日
EVM 用戶指南 AN-1942 LMH6517 Evaluation Board (Rev. B) 2013年 4月 26日
應(yīng)用手冊(cè) AN-2177 Using the LMH6554 as a ADC Driver (Rev. A) 2013年 4月 26日
應(yīng)用手冊(cè) Between the Amplifier and ADC: Managing Filter Loss in Communications Systems (Rev. B) 2013年 4月 26日
應(yīng)用手冊(cè) Drivng HSpeed ADCs w/LMH6521 DVGA for High IF AC-Coupled Apps (Rev. A) 2013年 4月 26日
用戶指南 High-IF Sub-sampling Receiver Subsystem User Guide 2012年 1月 27日
EVM 用戶指南 ADC16DV160HFEB Evaluation Board User Guide 2012年 1月 25日

設(shè)計(jì)和開發(fā)

如需其他信息或資源,請(qǐng)點(diǎn)擊以下任一標(biāo)題進(jìn)入詳情頁面查看(如有)。

支持軟件

WAVEVISION5 WaveVision 5 Software

WaveVision 5 software is part of the WaveVision evaluation system that also includes WaveVision 5 Data Capture Board. The WaveVision 5 system is an easy-to-use data acquisition and analysis tool, designed to help users evaluate Texas Instruments' Signal Path solutions.

While WaveVision 5 software (...)

支持的產(chǎn)品和硬件

支持的產(chǎn)品和硬件

產(chǎn)品
高速 ADC (≥10 MSPS)
ADC08D1020 8 位、雙路 1.0GSPS 或單路 2.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC08D1520 8 位、雙通道 1.5GSPS 或單通道 3.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC10D1000 10 位、雙通道 1.0GSPS 或單通道 2.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC10D1500 10 位、雙通道 1.5GSPS 或單通道 3.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC10DV200 雙通道、10 位、200MSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1000 12 位、雙通道 1.0GSPS 或單通道 2.0GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1000RF 12 位、雙通道 1.0GSPS 或單通道 2.0GSPS 射頻采樣模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1600 12 位、雙通道 1.6GSPS 或單通道 3.2GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1600RF 12 位雙通道 1.6GSPS 或單通道 3.2GSPS 射頻采樣模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1800 12 位、雙通道 1.8GSPS 或單通道 3.6GSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC12D1800RF 12 位、雙通道 1.8GSPS 或單通道 3.6GSPS、射頻采樣模數(shù)轉(zhuǎn)換器 (ADC) ADC12D500RF 12 位、雙通道 500MSPS 或單通道 1.0GSPS 射頻采樣模數(shù)轉(zhuǎn)換器 (ADC) ADC12D800RF 12 位、雙通道 800MSPS 或單通道 1.6GSPS 射頻采樣模數(shù)轉(zhuǎn)換器 (ADC) ADC14DC080 雙通道、14 位、80MSPS、1.0GHz 輸入帶寬模數(shù)轉(zhuǎn)換器 (ADC) ADC16DV160 雙通道、16 位、160MSPS 模數(shù)轉(zhuǎn)換器 (ADC) ADC16V130 16 位、130MSPS 模數(shù)轉(zhuǎn)換器 (ADC)
硬件開發(fā)
評(píng)估板
ADC12D1600RB 12 位雙路 1.6/1.8 GSPS 或單路 3.2/3.6 GSPS A/D 轉(zhuǎn)換器參考板 LM98640CVAL 具有 LVDS 輸出的雙通道、14 位、40 MSPS 模擬前端 WAVEVSN-BRD-5.1 WaveVision 5 數(shù)據(jù)捕獲板(5.1 版)
軟件
應(yīng)用軟件和框架
WAVEVISION5 Data Acquisition and Analysis Software
模擬工具

PSPICE-FOR-TI — PSpice? for TI 設(shè)計(jì)和仿真工具

PSpice? for TI 可提供幫助評(píng)估模擬電路功能的設(shè)計(jì)和仿真環(huán)境。此功能齊全的設(shè)計(jì)和仿真套件使用 Cadence? 的模擬分析引擎。PSpice for TI 可免費(fèi)使用,包括業(yè)內(nèi)超大的模型庫之一,涵蓋我們的模擬和電源產(chǎn)品系列以及精選的模擬行為模型。

借助?PSpice for TI 的設(shè)計(jì)和仿真環(huán)境及其內(nèi)置的模型庫,您可對(duì)復(fù)雜的混合信號(hào)設(shè)計(jì)進(jìn)行仿真。創(chuàng)建完整的終端設(shè)備設(shè)計(jì)和原型解決方案,然后再進(jìn)行布局和制造,可縮短產(chǎn)品上市時(shí)間并降低開發(fā)成本。?

在?PSpice for TI 設(shè)計(jì)和仿真工具中,您可以搜索 TI (...)
封裝 引腳 CAD 符號(hào)、封裝和 3D 模型
VQFNP (NKE) 68 Ultra Librarian

訂購(gòu)和質(zhì)量

包含信息:
  • RoHS
  • REACH
  • 器件標(biāo)識(shí)
  • 引腳鍍層/焊球材料
  • MSL 等級(jí)/回流焊峰值溫度
  • MTBF/時(shí)基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續(xù)可靠性監(jiān)測(cè)
包含信息:
  • 制造廠地點(diǎn)
  • 封裝廠地點(diǎn)

支持和培訓(xùn)

可獲得 TI 工程師技術(shù)支持的 TI E2E? 論壇

所有內(nèi)容均由 TI 和社區(qū)貢獻(xiàn)者按“原樣”提供,并不構(gòu)成 TI 規(guī)范。請(qǐng)參閱使用條款

如果您對(duì)質(zhì)量、包裝或訂購(gòu) TI 產(chǎn)品有疑問,請(qǐng)參閱 TI 支持。??????????????

視頻