SBASAZ5A October 2024 – September 2025 AMC0386-Q1
PRODUCTION DATA
請參考 PDF 數(shù)據(jù)表獲取器件具體的封裝圖。
If a full-scale input signal is applied to the AMC0386-Q1, the device generates a single one or zero every 128 bits at DOUT. Figure 7-5 shows a timing diagram of this process. A single 1 or 0 is generated depending on the actual polarity of the signal being sensed. A full-scale signal is defined as |VSNSP – VSNSN| ≥ |VClipping|. In this way, differentiating between a missing AVDD and a full-scale input signal is possible on the system level. See the Diagnosing Delta-Sigma Modulator Bitstream Using C2000? Configurable Logic Block (CLB) application note for code examples of diagnosing the digital bitstream.